text
stringlengths
334
1.17M
Discussion Chain ID: 407123 ================================================================================ User asked: Crossing ground planes with low current low frequency signals I have a board which has two ground planes, analog and digital, that on this board are completely separate. The grounds connect on another board, which is connected via a flat cable. All signals on top of the two powerplanes are independent (_i.e._ they interact on the other board only), except for four "jack detect" signals, which detect when a plug is inserted into a jack on the analog side. These need to cross to the digital side. The jack detect signals are DC except when a plug is inserted or removed. The voltages involved are \$0\$ or \$3.3\mathrm{V}\$, depending on jack state, and read via an I2C expander on this board. The following is a schematic for one of four jack detects, others are identical. [simulate this circuit](/plugins/schematics?image=https%3a%2f%2fi.sstatic.net%2fpUxhA.png) - Schematic created using [CircuitLab](https://www.circuitlab.com/) When nothing is connected to the jack, the switch is closed, and R3, which is connected to the virtual ground of the opamp (powered from analog \$3.3V\$ and connected to analog ground) pulls the input low enough to read a logic zero at the I2C expander. So in this case the current comes from the opamp and goes to the digital \$3.3V\$ and the I2C expander. When a plug is inserted, the switch opens and R1 pulls the input up to (digital) \$3.3V\$. In this case the current travels entirely in the digital side, and there's no problem. The digital side and the jack detect signals obviously only need to be clean enough to always read the correct logic state. However, the analog side contains somewhat sensitive signals, which we need to read to about 12-bit accuracy. My question: this requires crossing the ground plane split from the analog to the digital side. How should I do it? Some options with justification: 1. Sure, there's a loop that travels to via the flat cable to the other board, where the grounds meet. However, the current involved is minuscule, the \$100\mathrm{k\Omega}\$ resistors alone limit it to \$16.5\mathrm{\mu A}\$ (and in reality much less than this), so I just jump over the split with R2. 2. I connect the powerplanes under R2. Now there's no large loop for the jack detect current. However, other ground loops become possible in principle, and I need to make sure that this connection is not the preferred return path for any other signal. I should be fine with high frequency signals, since those want to travel under their respective tracks, right? However, depending on resistances in the flat cable, connectors and the other PCB, some DC signals might want to take a shortcut here, causing ground offsets (biggest currents traveling between the boards are some tens of \$\mathrm{mA}\$, so at 12 bits, 1 LSB error corresponds to about \$0.1\Omega\$ resistance). 3. Connect the power planes next to R2 with a capacitor. However, this doesn't seem to make sense since there shouldn't be any problems at high frequencies anyway. 4. Bring the jack detects all the way to the other PCB and cross them where the power planes do connect. This cannot be done, as there's not enough conductors in the flat cable, currently the only digital signal between the boards is the I2C bus. Currently I have a prototype using option 1., which works perfectly fine. So perhaps none of this matters at all, for DC and such low currents? Discussion: Comment: Given that you're mixing analog and digital signals together on this board anyway, this seems to be much ado about nothing. I would go ahead and connect the two ground planes to each other, at a single point that's near the I2C expander chip. Comment: I would suggest a solid GND plane. I have read a lot of articles about splitting analog and digital ground and 99% of them lead to the the same result: *don't split*. Unless you are doing some kind specialized circuitry, you will be better off with solid gnd plane. 12-bit accuracy is pretty low and digital 3.3V signals are usually stable enough even on a terribly wired breadboard. Answer 1 (1 votes): I agree with Dave Tweed. I forgot to connect the two grounds on a recent design and was puzzled by, albeit small, switching noise I was seeing on a photodiode net. Eventually I discovered the issue and connected the grounds at one point, this got rid of the switching noise. ================================================================================
Discussion Chain ID: 407117 ================================================================================ User asked: Audio jack detection to turn on device without power loss I'm trying to make simple headphones amp and I wonder - is there any way to use stereo jack connector with N-C switches like this: [](https://i.sstatic.net/hjfmR.png) to turn on the amp so the battery is mechanically disconnected? I mean that, if my connectors had N-O switches, it would be easy, but with N-C I have no idea, whether it's even possible to make such "smart" power on, without any power loss (i.e. powering some transistors/logic gates that detect open circuit etc.) or maybe should I seek for female connector with N-O switches? Best regards! Answer 1 (1 votes): Not really for a stereo headphone, but you can do it for a mono jack by hooking the battery negative lead to the ring contact on a stereo socket... Classic guitar pedal trick. About the best you can do is a mosfet with a 22M resistor to bias the gate and use one of the headphone switches to pull the gate down when nothing is inserted. Regards, Dan. Discussion on this answer: Comment: Thanks, mono jack won't do unfortunately, but mosfet should do, nice one ================================================================================
Discussion Chain ID: 701612 ================================================================================ User asked: Spark gap alternative I am building a simple Tesla circuit with a 50-100 kV transformer and capacitors, discharging through a spark gap into the circuit. Is there anything besides a spark gap that would accommodate that high a voltage discharge? The voltage has to be that high, so please don't try to dissuade that part of it. I simply need to know if there is a component that can accommodate that high a voltage. Discussion: Comment: Neon light bulb?? Comment: You need to specify the characteristics of the device that you wish to replace the spark gap with. It would also be useful to say why I spark gap is not ideal for your requirement . Without such a specification people are liable to waste time suggesting solutions which do not match your need. Comment: Are you talking about a spark gap with a mid gap gate electrode? Please show your current circuit. Is your application a pulse radar? Comment: See the Popular Electronics "Big TC" (https://www.worldradiohistory.com/Archive-Poptronics/60s/64/Pop-1964-07.pdf). Very dangerous even by 1964 standards, although I had a classmate who made one and survived. Comment: I don't understand why this was reopened; the reasons for closing have not been addressed. Answer 1 (0 votes): There are vacuum and air and gas-filled relays that can handle higher voltages than that. They are expensive. Eg. Ross is one maker. There are probably some hydrogen thyratrons. And stacks of semiconductors (for example, 20 5kV IGBTs) but they work with DC not HF AC. And, of course, there is massive electrical switchgear, perhaps filled with über-greenhouse gas SF6. If you don't care much about speed or arcing, and the current is low you could probably cob something together with a solenoid or an RC servo and contacts at the end of a G10 epoxy-glass rod or bar. I'm pretty sure I've seen some DIY items like that. P.S. note this warning about X-rays emitted from vacuum relays in paticular: ".. over 15kV, the equipment should be shielded with lead that is at least 16 mm thick" Discussion on this answer: Comment: Given the mention of "Tesla circuit" and the typical usage of spark gaps in those circuits (repetitive pulsed switching), it seems unlikely this is what OP is after -- but without updates, we can't know for sure. Answer 2 (0 votes): A hollow anode hydrogen thyratron will support both forward and reverse flows after triggering, allowing use with RF resonant circuits. However, you will still need to rectify the transformer output to DC for the capacitor charging, as the thyratron will only hold off DC of one polarity. The more common alternative is to use a normal thyratron, but with a diode for the reverse flow. Both options are described in the excellent E2V [thyratron preamble](https://www.tayloredge.com/reference/Electronics/VacuumTube/thyratron_preamble.pdf) app note. Answer 3 (-1 votes): A resistor would work... Just needs to be high voltage so you don't blow it apart: [](https://i.sstatic.net/REE90.png) Source: <https://www.rhopointcomponents.com/product-category/components/resistors/high-voltage-resistors/> Make sure you get the correct wattage for the power you are dumping and for the voltage rating, use more in series (like 2x 50kV to get 100kV) . Discussion on this answer: Comment: He is discharging into something and may wiish the voltage to build to full level before discharging with minimal voltage drop. He hasn't said what the requirement is so it's hard to know if this will meet his need or not. ================================================================================
Discussion Chain ID: 407109 ================================================================================ User asked: How can I eliminate the noise in this case? As a part of a big system Arduino is being affected from a switch outside(so the spike is not always there only when an outside switch or surge happens ect.) and I guess through its USB producing spikes on its output. Arduino is set normally to output around 40Hz pulse train and when the spike hits it upsets the Device it couples to below: [](https://i.sstatic.net/9xqcw.png) I dont have enough time to figure out all the system and block whats happening. I rather want to eliminate or filter the spike which looks like below: [](https://i.sstatic.net/nsypc.png) I have a scope screenshot but it is not very good one that's why I draw it above. But anyway below is the screenshot the pink one is the pulse signal. You can see the spike above during the pulse ON time. How can I eliminate this spike? Would a low pass filter, zener didoe or an opto-isolator help? Is there a topology at the output of the pulse signal from Arduino I can try out? A such topology drawn circuit would help in an answer. And here are how the 12VDC 5VDC power supplies and a 10VAC step down 10step down transformer is affected by the switch in the same system: **Edit:** I treied to simulate the spike and use an RC and a schmitt trigger with hysteresis as suggested: [](https://i.sstatic.net/gul8L.png) Signals at input, output and comparator's inverting and non-inverting terminals: [](https://i.sstatic.net/Kg0t8.png) I put R6 C5 to suppress the spike in the system to not to upset comparator, is that a fine way to filter the spike from Vcc? What do you think about the circuit? Discussion: Comment: An opto-coupler wouldn't be a bad idea. Then if the spike is still there, a (indeed low-pass) filter with a cut-off frequency high enough not to influence your measurements and low enough to catch the spike. The Zener diode before the filter also isn't a bad idea to remove a large part of the energy in the pulse. Comment: Your pulse is about 100 microSeconds. If your data rate is SLOW (40 Hz), thus place 300 microsecond timeconstant Low Pass Filter at the receiver end; use 330 ohms and 1uF ceramic. Tie the cap from GND to the input pin, right at the receiver. How long is the cable between the two hardware modules? Comment: @analogsystemsrf 1 meter Comment: @analogsystemsrf All comes from AC mains(through asurge or switch) and I was unable to stop it tried everything even an isolation transformer ect. So I only want to eliminate that spike which upsets the other unit. I will try RC filter thanks. Comment: If this is electric-field induced, then a shielded cable should help. If this is magnetic-field induced,then TWISTED PAIR should help. And we are taught that a coax cable will also help, for both EFI and HFI. Now you have to decide how to tie the shield: floating? at transmitter end? at receiver end? at both ends? If you use shielded twisted-pair (some audio cables are like this), I'd tie the shield to BOTH ends, because you clearly already have a GND/RETURN wire running between the TX and Rx. Comment: Unless you need precise timing, increase the capacitor to 10uF. This provides another 10:1 filtering of the pulse, at cost of making the desired signal's risetime 10X slower. Does the Arduino have hysteresis on the Receiver Pin? Is that softrware controlled? You may need to add an external Hysteresis IC in the signal path, RIGHT AT THE ARDUINO. Consider a hex Schmidt SN7414 inverter. Use 2 of the inverters in series, to preserve signal polarity. Again, you will have lots of delay, if you use the RC filter to absorb energy. Comment: To best reject magnetic fields, have the signal-return (2 wires) be as close as possible and TWISTED, at least several turns per inch, so the voltage induced by magnetic flux will be more self-cancelling. Use professional TwistedPair; homemade is OK to try out the effect, but the irregularity of the homemade twists does not give best attenuation of the induced voltage. Notice you'll get attenuation, not total cancellation. Comment: @analogsystemsrf How about an optoisoaltor/coupler right before the receiver? Comment: The interferer is already huge. Assuming this is not Ground_Upset, without some shielding, you will create a well-isolated signal with a hole in the middle from the interference. Comment: @analogsystemsrf Please see my edit. I did what you suggested in simulation. But have some more questions regarding power supply filtering and the circuit. I would be glad to have your feedback. Comment: @ User Do your best to have all FIVE of those capacitors tied to the same small region of Ground (1cm square) if you can. This gives best rejection of magnetic fields. I like the circuit and the Power Supply filtering. You could go for more hysteresis; increase the 3.3K to 10K; this moves the 2 trip points up, and moves them apart, for better noise immunity. ================================================================================
Discussion Chain ID: 407108 ================================================================================ User asked: skipping local signals declaration I have some systemverilog codes built by other colleagues and running in hardware without problem. I can see there are some connections for two modules have no local signal declaration like this: module module_top ( input clk, input rst, output result ); logic[255:0] data; // connector for data logic[4:0] empty; // connector for empty // there are no connectors for vld, sop and eop signals module_to to ( .clk(clk), .rst(rst), .in_vld(vld), .in_sop(sop), .in_eop(eop), .in_data(data), .in_empty(empty), ); module_from from ( .clk(clk), .rst(rst), .out_vld(vld), .out_sop(sop), .out_eop(eop), .out_data(data), .out_empty(empty), ); endmodule The code above can be compiled without error and running smooth in hardware. I tried to remove the data[255:0] declaration. It doesn't work in hardware. So, please advise the theory behind it. Answer 1 (3 votes): Verilog was invented for lazy engineers who do not like to type. Verilog creates implicit 1-bit net declarations on port connections if you have not explicitly declared them beforehand. See section 6.10 Implicit Declarations in the 1800-2017 LRM You can turn off this feature using the complier directive `default_nettype none ================================================================================
Discussion Chain ID: 407107 ================================================================================ User asked: How can I create voltmeter with Zener diodes? [](https://i.sstatic.net/R48Vm.jpg) [simulate this circuit](/plugins/schematics?image=https%3a%2f%2fi.sstatic.net%2f41ZmA.png) - Schematic created using [CircuitLab](https://www.circuitlab.com/) 5 LEDS * One LED is to remain always on when current is passed through. * One LED will turn on when voltage is between 50 to 90 volts. * One LED will turn on when voltage is between 90 to 150 volts. * One LED will turn on when voltage is between 150 to 280 volts. * One LED will turn on when voltage is greater than 280 volts. What I have in mind is 5 LEDS, 5 Zener diodes for each range and resistors. Could logic gates come in handy? Discussion: Comment: Welcome to the site. Please realise that this is not a free design house, homework-answering service or an on-line technical encyclopedia, copied out to you on demand. People will help you take the next step if your question shows that you've done as much as you possibly could on your own - which your post doesn't, I'm afraid. Please revise your question showing your work and findings so far, in considerable detail. Again, a warm welcome to the site. Comment: Thank you for the warm welcome. I have hand drawn my design but I don't know how I can upload it? Comment: Welcome to the site. I suggest you edit your question and use the built in schematic editor to draw your schematic. This way people can edit your schematic to show improvements. Comment: What is done usually (and is simpler to design) is that several LEDs will be on depending on the input voltage. E.g. for low voltage, only LED1 is on, for <90V, both LED1 and LED2 are on, etc... and for >280V, all LEDs are on. Is this what you want, or do you absolutely need no more than one LED on at a given time? Comment: Ideally I would like 5 LEDS as described but I fully understand your idea. I am open to that suggestion though. I will upload my idea. Comment: Any reason why you don't want to build a digital voltmeter using a microcontroller (or buy one, for that matter)? Zener diodes are inferior in many ways. Comment: How would you do it with an MCU? Comment: If you want to buy one, this is done by typing "LED digital voltmeter" in your preferred shopping search box. If you want to build one yourself, you should be typing "Arduino digital voltmeter" in a search engine. Comment: One LED to rule them all, one LED to find them. One LED to bring them all, and in the darkness bind them. Comment: This is such an extreme case of [XY-problem](https://meta.stackexchange.com/questions/66377/what-is-the-xy-problem). Comment: This is what I found. How could you make it simpler? Answer 1 (1 votes): Even the cheapest MCUs have an Analog to Digital converters and a voltage reference built in, so there's not a lot of external components needed to make up what is essentially a bar graph display.[](https://i.sstatic.net/NlH8v.jpg) [Here's ](http://www.twovolt.com/2016/08/27/0-to-5v-bar-graph-voltage-monitor-using-20-led-pic16f886-smd-board/) the first one I found on a search, but you can scale this down to what you are looking for. It can be done with an 8 pin package device for this, or even a 6 pin if you're prepared to [multiplex](http://ww1.microchip.com/downloads/en/appnotes/91029a.pdf) the LEDs, and they start at under 50 cents. It'd be a very different project than doing it with discrete comparators, or with a dedicated bar graph driver like the LM3914 - so you need to decide what you aim to learn from doing this. Discussion on this answer: Comment: Looks very interesting. But I'm just worried that it wouldn't work with high voltages of up to 360v Comment: All the suggested solutions are low voltage operation, so you scale down the input with a divider - just as happens in all multimeters. Comment: Perfect. I will post my results and design hopefully by the end of Sunday. Answer 2 (0 votes): You have 5 LEDs. One will always be on, and the other 4 are to be controlled. Consider getting a quad analog comparator, and use these to trip at 50/90/150/280 volts. Use voltage dividers before the comparators. Have a reference voltage at 2 volts, or 3 volts, or 4 volts (4.096 volts at +-1% should be cheap to buy) into one of the VIn- or Vin+ pin of each comparator. You'll have a thermometer-code output. Its your task to define the logic behavior and provide high-current drives to the LEDS. [simulate this circuit](/plugins/schematics?image=https%3a%2f%2fi.sstatic.net%2fb5l9Y.png) - Schematic created using [CircuitLab](https://www.circuitlab.com/) Discussion on this answer: Comment: Would you mind sketching it because I am having a hard time drawing it on paper? I have one led drawn before a quad analogue comparator Comment: These are for high voltages and not low voltages Comment: Thank you for that I can understand that now better. So does that mean each comparator will have a voltage reading set? So the voltages I have listed? Would the LEDs be placed at the output of each comparator? Comment: Some comparators can directly drive LEDs safely, if a current-limited resistor is in series with the LED. You must decide that. Answer 3 (0 votes): This looks like a job for a LM3914, as it integrates many of the required functions. The low input current makes practical a simple voltage divider at the input, and the rest follows as shown on the datasheet [here](http://www.ti.com/lit/ds/symlink/lm3914.pdf). Separate power is required, as would be the case for any comparator/logic solution, but overall this is far simpler. Discussion on this answer: Comment: What do you mean seperate power? So adding battery to power the device? What is the simplest desing in your opinion? Comment: You need a DC supply of between 3V and 25V to power the LM3914 and the LEDs - see the data sheet. I would not advise using a battery because of the current drain, but something like a USB charger would be ideal. Note that you can parallel LM3914 outputs so you can make several voltage increments drive one LED, thus if you choose an increment of, say, 48V, you can light separate LEDs for 48 - 96V, 96 - 144V, 144 - 288V , >288V (These are input voltages before the divider!) ================================================================================
Discussion Chain ID: 407102 ================================================================================ User asked: NFC spectrum analysis, weird frequencies showing I apologize for the picture quality, I did not have an opportunity to export the screenshots. I have a problem properly interpreting this signal. The subcarrier peak is visible but the data seems to be noisy? I assume using a pre amplifier wouldn't get me a better result. There are also two peaks visible on the leftmost and rightmost side of the screen and I have no idea where they come from. This is the response of an ISO14443-A Tag: Are the settings of the analyzer wrong or is this the proper spectrum? Answer 1 (2 votes): ## Firstly, info for non proffesionals: `ISO14443-A`: <https://www.msoos.org/largefiles/rfid_soos_pres.pdf> The subcarrier is at fc/16, so your subcarrier is at `13.56 * 15 / 16 = 12.7125` Glossary: <https://www.nfc-research.at/index.php@id=40.html> > PCD > > Proximity coupling device: a transmitter that can read tags based on ISO14443 (PICC). The reader emits an electromagnetic field that powers a tag/transmitter by inductivity. Communicates with PICC using load modulation scheme. > > PICC > > Proximity inductive coupling card: a transponder that can be read or written by a proximity reader. Theses tags are based on the ISO14443 standard. Such tags do not have a power supply like a battery, but are powered by the electromagnetic field of the reader (PCD) ## The info you provide > This is the response of an ISO14443-A Tag So, this is how the card communicates with the base. Using the pdf previously provided, > PICC→PCD: > > Load modulation > > Subcarrier: fc/16 → fc/128 > > Coding: OOK, Manchester > > Bandwidth: 106kbit/s→847kbit/s The communication the card transfers to you is using OOK, on-off-key: <https://en.wikipedia.org/wiki/On-off_keying>. One of the most visual caracteristic OOK using an oscilloscope is there is a lot of noise around the frequency of transmission. That's why you see lot's of, apparently, noise. On-off-keying sends pulses (deformed pulses), so... where are the harmonics? ## The peaks The peaks your oscilloscope snitches are, indeed, the harmonics of the on-off-keying. Did you perceive that the frequency between the center of transmission, 13.56, and one of the peak, is exactly the frequency between the center of transmission and your subcarrier? That's exactly what happens in your image. Discussion on this answer: Comment: Is the "noise" around the carrier the phase-noise of the PLL controlling the carrier? Comment: The "noise" is the spectrum of the message sended. The PLL noise would be very near (around hertz), and the phase-noise would be valid if the message would be with phase shifting, but on-off is, literally, with the same phase, changing it's amplitude. If you check the fourier transform of an OOK transmision around 12.7125 Mhz, you will see that "noise" perfectly. Shares properties with FSK. Answer 2 (0 votes): These look like the first overtones of your peak at M1 (see <https://en.wikipedia.org/wiki/Overtone>), judging by the relatively even spacing, and how both appear to be at -93dB. For noise reduction, it depends very much on the rest of your system whether you go analog or digital, but I'm guessing that in your case with NFC, you should consider using a RLC bandpass filter, and then perhaps some kind of lower order FIR/IIR filter to take the edge off the noise, although I'm not too familiar with the specifics of that system. ================================================================================
Discussion Chain ID: 407101 ================================================================================ User asked: Difference series resonant and LLC DC/DC converter What is the exact difference between a series LC resonant converter and an LLC converter. From a topological perspective, they seem to be exactly the same. I believe that for an LLC, also the magnetizing inductance participates in the resonanance phenomenon but I am not certain. Does this only occur when the magnetizing inductance is small compared to the leakage inductance of the converter? Like a factor 10 instead of a factor 100? Besides, does this difference impact the control of both converters? Thanks in advance Answer 1 (2 votes): Small magnetizing inductance + extra inductor = LC; Large magnetizing inductance + extra inductor = LLC; Large magnetizing inductance (air gap) + large leakage inductance (coils are separated) + no extra inductor = LLC The best option is to use a transformer that is deliberately built as bad transformer, with windings separated a part, and with air gap. Then you get two extra inductances L_leak + Lm. [](https://i.sstatic.net/ZJVq8.png) A quality built transformer for SMPS has low leakage, this is done by doing stacked partial windinigs: primary, secodary, primary, secondary,... What you get is low magenetizing, low leakage tranasformer. Adding an extra tank inductor Lr you get LC topology, adding an air gap due to saturation you get LLC. [](https://i.sstatic.net/hmadX.png) Discussion on this answer: Comment: If you add an air gap, doesn't that reduce saturation? Comment: Thanks, but I'm not entirely satisfied with your answer. What exactly do you mean by large or small magnetizing inductance? By small I suppose you mean a regular transformer without airgap and by large a transformer with an airgap such that the leakage and magnetizing inductance can be tuned? However, including an airgap should lead to lower inductance (for the same amount of turns) as the reluctance increases and L = N^2/R. Could you put more exact number or percentages to Lm/Lsigma as when it would be considered an LLC? Comment: Also, you did not reply on my second question about the impact on the control algorithm.. ================================================================================
Discussion Chain ID: 407100 ================================================================================ User asked: Li-ion battery pack from non- identical batteries I'm building a battery pack for my portable speaker, and I'm using a random collection of second hand Li-ion cells. I'm going to have cell phone batteries with differing capacities and also 18650 cells. The 200W amplifier accepts between 12V and 24V, so at 24V it needs about 8.7A. I also have some low power stuff there, so 200W should be sufficient any way (yeah, I know it's overkill.) ### Problem The phone cell's discharge is close to 2A, 18650's discharge can be more than 10A. However BMSs from china are mostly for lipo batteries and their enormous discharge rates of 10A and are too high for these cells. So: I'm planning to use per-[cell protection](https://www.aliexpress.com/item/5PCS-LOT-1S-3-7V-3A-li-ion-BMS-PCM-battery-protection-board-pcm-for-18650/32788165963.html?spm=a2g0s.13010208.99999999.272.42483c00IiQgrN) of overdischarge (2A or 3A) I could use one 18650 and one phone cell on parallel, and put those "combinations" I know, that this will cause uneven SOC, but if each cell has its own protection, this does no harm. only shortens battery pack's "life". Is there a way to limit discharge current of balancing [BMS](https://www.aliexpress.com/item/10S-13S-36V-48V-40A-60A-Lithium-Battery-Protection-Board-Electric-Bicycle-eBike-with-Balance-equalization/32888307335.html?spm=2114.search0104.3.87.7a1f15a38x3JPU&ws_ab_test=searchweb0_0,searchweb201602_1_10065_10068_319_317_10696_10084_453_10924_454_10083_10618_10920_10921_10304_10307_10922_10820_10821_537_10302_536_10059_10884_10887_100031_321_322_10103,searchweb201603_51,ppcSwitch_0&algo_expid=87e4326c-4ba9-4337-b2e8-32dcded48397-12&algo_pvid=87e4326c-4ba9-4337-b2e8-32dcded48397)? And how do I charge such a pack? Would it be better to make, say, 3 3s packs instead of 1 9s, so I could charge it with lower voltages? I have played with Li-ions before, but there are too many question marks for me at this moment, so I had to ask :D Thanks in advance. # EDIT: Okay, i hear you. I have good amount of those batteries, so i can form packs of identical batteries. so that is settled. I plan to use overcharge and overdischarge protection per cell (2A or 3A overdischarge limit), so if the cell would be subjected to too much, the protection will kick in, and shut down the pack. Even though it may not sound like it, i'm doing this with safety in mind, and all the packs i'm creating will be put on fireproof bags. I may have given an image, that i know less about this subject than i actually do, sorry about that. So to clarify, questions revised; -do li-ion packs need a certain charger in addition to excisting BMS? (my lipo battery pack needs, as it doesn't have any electronics in it) -can i limit the overdischarge/overcharge current of BMS? Discussion: Comment: There is a difference between “playing” and “understanding”, as the other comment says : **stop** Comment: Even if I repeat the aboth comments: STOP with your project. Comment: 1\. What they say. 2. Not knowing what you are doing is acceptable. We all start there and to some extent are always there BUT - continuing in the face of warnings from those with substantial experience may result in you never getting old enough to gain that experience. Not likely, but LiIon cells really can be that bad. 3. LiIon is prone to "vent with flame" at the best of times if you violate certain "rules". At the worst of times the chances of avoiding vent with flame is low. You are deep into "worst of times" territory. .... Comment: ... At the power levels that you are talking about you AT A MINIMUM want well matched cells, well balanced charging and good cell protection suited to the cells and application and "reasonable" knowledge. Doing it with none of these, which is your situation, is a "really really bad idea". Answer 1 (3 votes): Take the advice of all 3 commenters so far. The approach that your are taking violates a number of rules" of good practice, sensibility, reasonable safety and living to a ripe old age. Not knowing what you are doing is acceptable. We all start there and to some extent are always there BUT - continuing in the face of warnings from those with substantial experience may result in you never getting old enough to gain that experience. Not likely, but LiIon cells really can be that bad. LiIon is prone to "vent with flame" at the best of times if you violate certain "rules". At the worst of times the chances of avoiding vent with flame is low. You are deep into "worst of times" territory. At the power levels that you are talking about you AT A MINIMUM want * well matched cells, * well balanced charging and * good cell protection suited to the cells and application and * "reasonable" knowledge. Doing it with none of these, which is your situation, is a "really really bad idea". Start with [Battery University](https://batteryuniversity.com/) BU has [many articles on LiIon use](https://batteryuniversity.com/search/search&keywords=lithium+ion/) Also, on **stack exchange** : [Lithium Ion](https://electronics.stackexchange.com/search?q=lithium+ion) **My SE answers re** [Lithium Ion](https://electronics.stackexchange.com/search?q=user%3A3288+lithium+ion) and [LiIon](https://electronics.stackexchange.com/search?q=user%3A3288+Liion) (they will overlap) Discussion on this answer: Comment: i accept your answer, but i partially disagree. i have ordered parts for this project, and i'll post pictures online once complete. Thank you for caution regarding my safety. Comment: @Quirosaur It would be a really really really really good idea for you to specifiy where you disagree so we can see if we can come to a better mutual understanding. Did you look at my Lithium cell/battery based answers? Can you justify - to yourself or your widow/grieving family/funeral attendees, disagreeing with any of the quite fundamental points I made? Well matched cells? / well balanced charging / good cell protection ... Are you going to not have some of these? Really ? - I read your update - see next comment Comment: YES you need a "proper charger". | NO you cannot with any certainty rely on in cell protection boards to do a battery charger's job. - Chargers are cheap enough and easy enough fwiw. | An N cell pack needs at a minimum: A MAXIMUM applied voltage of (4.1 - 4.2)V, a current limiter set to Icell max. Either summat to terminate charge when Vbattery reaches N x 4.XV. OR a taper terminator that cuts off when Ichg is <= Ichg_max/k where K is best = 2, can b=4 with less life and safety can be 10 for road warrior who cares about cell life. ... Comment: Vell balancing is a really really really good idea and protection boards cannot be expected to do the job well. Answer 2 (0 votes): I hope you have fire insurance, or at least an extinguisher rated for (lithium) metal fires close by. A BMS only works when cells are within a few dozen mAH of each other and have similar differences in internal resistance (at least within a 50% or a few mO, whichever is less). Without a working BMS lipos are a disaster waiting to happen, especially when you have different sizes series'd together. With different sizes in series the smaller ones will get overcharged (a reasonably priced BMS only has 200mA or so balancing current). That is why I won't even series used ones of the same capacity and manufacturer, let alone different AH ratings and brands (used ones it's hard to tell what the actual AH is w/o a tester that measures not just voltage but 1kHz internal resistance and AH). If you just have to get used due to budget get lifepo4's, those usually don't fail spectacularly, but just die a quiet death after a few cycles when abused like you have in mind. Answer 3 (0 votes): my way of doing this is in no way the best way. I'm using different cells and that is something i have to bear in mind in all times when doing this project. The battery "plate", in which all the batteries are attached, fits inside a lipo charging bag. The boombox that will use this pack is made of aluminium , so in case of catastrophic failure, the case will further enclose the batteries, and prevent open flames, but naturally, there will be a lot of smoke and most of the insides of the case will be unusable. here's about the TP4056 chips * you cannot charge them in series. so you need rather large power supply (TP4056 takes 5V/1A. I use an old computer PSU). * if you discharge the batteries in series and try to charge them, you fry the chips, so you need either relays or switches between the chip's connections. * if you you try to discharge the batteries while the charging side is connected in parallel, you will kill the chips. * you must remember the order to use the switches to not mess up. this is not foolproof. Essentially, this solution is about discharging 9 1s1p battery packs in series and charging them in parallel. This is not a multi-cell pack. Each cell has individual protection, so the pack is only as strong as it's smallest battery. Regardless, i try to match the capacity of the batteries to be as close on each other as possible. some notes: * the chips are easily removable and can be used both ways (5 terminals, 10 pins) * I use 4PDT switches between the chips * in video, there is only one set of batteries. I will add two more to reach 200W * i use a drop-down converter to lower the voltage down to 22v. This way i can use 3 sets of batteries in parallel. * maximum current per chip is 3A and low voltage limit is 2.5v (a bit too low, but default on these) * i plan to put covers on all switches to prevent accidental switching as well as to write instructions on the final face plate of boombox. this will further lower the possibility of accident. video: <https://youtu.be/MJGI3eW8nzc> in conclusion: This device should never be operated by person, who doesn't know what they're doing. This will never be a good way or in any way recommended way of creating something out of spare batteries. For me, this has been a good way of recycling used batteries, saving money and learning. I have good confidence on this setup, and i will use this a lot in this summer. At the end of this summer i certainly know, was this a good result, and did my actions cause fiery explosions. ================================================================================
Discussion Chain ID: 407099 ================================================================================ User asked: Appearing voltage when connecting different grounds We have designed instrumentation equipment. When several instrumentation units are connected their grounds must be connected. The first proposal was to connect the GNDs by cascade topology. But we have the problem of connecting different grounds: each one has different voltage instead the same reference. So, equipment behaviour becomes imprecise. It doesn' t works correctly. I know this problem is a typical one. This missfunction has been corrected by using the common gnd source supply pin for all the boards gnd instead being cascade wired. But I would like to improve the pcb design in order to save the previous idea. I'm trying to remember the school subject in which one how to solve different ground voltage when its expected to be the same. There was some circuit design strategies to avoid the problem. But It stills so far from my memory. Is it possible to connect gnd pins having the same reference? If you start to design a circuit that is expected to be connected with other by connecting gnd, how do you face this. What kind of pcb and circtuit design strategies will you take into account? It will be grateful if some one could give me a little strategy list or source where to find the current strategies. In ex, here: <https://electronics.stackexchange.com/a/39477/144534> Regarding "A well designed circuit must have a reliable ground, which means that the 0 V at one point should be as close as possible to that 0 V at any other point of the ground net. Zero difference is not always possible if you're working with high currents, but the difference should be as low as possible." Some suggestions about how to get this could be helpful. Discussion: Comment: Very hard to answer without knowing nature of the circuits. Are differential signals between the two an option? Comment: What currents do you have flowing in the GROUND? 1 milliamp DC? 100 amps at 50Hertz? currents from a 10 horsepower motor, with the commutator sparks making the problem very difficult? MicroController 32-bit-data-buss return currents with 1nanoSecond edges? Comment: I will take your comments into account. I hope I could give you the answer soon. Answer 1 (1 votes): If your system draws current from a source with a cable with impedance R_cable, you may have a difference between the ground of two system, the maximum voltage is R_cable * I_peak This problem is related to wiring but you can compensate it in your design. Methods can improve your design * use differential data transfer instead of transferring analog or TTL/CMOS voltage * Isolate your power system, and install ground between isolated circuit [simulate this circuit](/plugins/schematics?image=https%3a%2f%2fi.sstatic.net%2fyQmXU.png) - Schematic created using [CircuitLab](https://www.circuitlab.com/) when the isolated circuit gets a common GND2 signal, they don't transfer power current from this wire and your design is stable for signaling. * transfer current instead of voltage, for example, 4_20mA (current can compensate in the transmitter) In some cases, you can compensate for the error but the circuit and cable length should be fixed. There are many methods you can use, some of them presented here. Answer 2 (1 votes): Cascading ground is not an option, never. You collect all GNDs and bind them together into a single point. Then you connect this single point to a reference- earth potential. It has to noted that not a single GND is already connected to the earth potential. If such device exists, then it becomes the reference. ================================================================================
Discussion Chain ID: 407096 ================================================================================ User asked: How can I connect a shunt resistor whose output voltage range is 5V to STM32F103 whose ADC conversion range is 3.6V? I am new to STM32F103. I need to connect a shunt current measurement sensor whose output voltage range is 5V to the ADC pin of STM32F103. But the ADC conversion range of STM32 is 3.6V. What is the solution so that I can get proper output from the current sensor? Discussion: Comment: Change shunt? Choose a 5 V capable A/D? Voltage divider? Comment: Thanks. But its not possible to change shunt. So can you please explain the other two methods. Comment: What bandwidth do you need? Comment: Could you provide a schematic or drawing of what you are trying to achieve ? Comment: If you dont care about voltage range above 3.6 V, you can use appropriate zener diode for protection. Comment: Use a voltage divider, such as 1Kohm in series, and 2.2Kohm to ground. This approximately converts 5 volts into 3.6 volts. Comment: @analogsystemsrf K for kelvin. k for kilo. S for siemens. s for seconds. Comment: Do you know the shunt resistance? Can you estimate expected current range? Multiply it with the shunt resistance to find input current range and maybe the ADC conversion range may suffice. Comment: Is the shunt a simple resistor or are you using a sensor such as an LEM module? Comment: Am using a 75V 150A shunt resistor Answer 1 (2 votes): Ideally you would use a low-side shunt, and perhaps amplify it. That way you start within the range of the ADC, and potentially map the expected (typically small) voltages seen _across_ the shunt to a meaningful fraction of the ADC range. If you must stay with a hide side shunt, a better solution might be a differential amplifier which can remove the offset voltage and multiply, yielding an increased voltage variation ranging up from ground. You can do this yourself with op-amps, or you can use a chip specifically made for this purpose, such as the INA139/INA169. Beware too that the STM32F1xx ADC is considered a bit noisy by some - be careful with analog design, shut down unused parts of the MCU during the measurement, and consider software filtering. Another solution could be to use the INA219, which handles both the high side to low side offset conversion, and also includes the ADC, so that you merely query it over its I2C interface. Adafruit has a breakout board for this and sample Arduino code you can use to give it a try before integrating it into a design; the board is widely cloned by others (it is an open hardware design) though one should suspect they may come with the lower quality grade of the chip and perhaps a cheaper shunt resistor (but you may end up removing the on-board shunt anyway). * * * **If your system already has a differential amplifier** and outputs a 0-5v range, then a divider as Jeff suggests _might_ work, but it depends on the nature of the amplifier output. Some (such as the INA139/169 mentioned above) use a load resistor to program the output voltage range, if you have such a system what you would probably want to do is calculate a parallel external load resistor which would reprogram the range to match your ADC range. Answer 2 (1 votes): A simple voltage divider will scale the 0-5V output to a 0-3.57V input when using the resistor values given below. [simulate this circuit](/plugins/schematics?image=https%3a%2f%2fi.sstatic.net%2fCsJiI.png) - Schematic created using [CircuitLab](https://www.circuitlab.com/) Discussion on this answer: Comment: While that is true, this will make for a very limited measurement - the entire expected range of current will probably map to just a handful of ADC counts. Comment: @Chris, It looks OK to me. The OP is using a 0 - 5 V output current sensor. This will give 0 - 3.57 V to the ADC. What am I missing? Comment: That would depend if they have a system with an amplifier which outputs a 0-5v range signal, or if they have a high side current shunt which would output a signal a few millivolts less than 5v. Note that some amplifier systems have their output range programmed by a resistor, so instead of a divider you should probably just calculate a parallel resistance to change the range. ================================================================================
Discussion Chain ID: 407093 ================================================================================ User asked: Put RS485 microcontroller and transceiver to sleep and wake it up on incoming data I have to do a network of devices based on MCU. This network in a RS485 and the device is battery powered. For save the battery I put the MCU into sleep mode and I want to wake the MCU up, when there's a RS485 communication to process the incoming packets and return in sleep mode. I read the feature of many RS485 transceivers and I saw that they use a quiestent current of 1 mA. I saw also that is possible put in sleep mode some kind of transceiver. Is possible to put the transceiver in sleep mode and wake it up with the MCU when the RS485 line become busy? Which kind of IC I have to use? Discussion: Comment: On [this site](http://www.ccsinfo.com/forum/viewtopic.php?p=64014) you've asked the same question but also mentioned you MCU is PIC. Is this still the case? Because "what kid of wake up events does my MCU handle?" must be the first question when designing this kind of device, not about the transceiver chip. Comment: And the second most important question should be "what kind of wiring will my network use?". If you are responsible for the wiring, can you run a 4-conductor cable instead of required 3-conductors? Without answering these two questions your question about transceiver chip is pointless, and should be closed IMHO Comment: LOL... just realized that this question has been abandoned long time ago Answer 1 (1 votes): The DS36C279 is a RS485 transceiver with sleep mode, with a sleep mode current of 10uA. When you disabled both transmit and receive it enters sleep mode. The difficulty in using this part is that it cannot automatically wake an MCU from sleep, because when itself is in sleep it cannot receive data from the RS485 network. You will need to design your system rather like a low power wireless system, where all nodes wake up at the same time to check if there is a transmission in progress that they need to receive. This synchronisation is often done at 1 to 10 second intervals, but you can chose the interval depending on the response time that you need. The real art of designing a good wireless system is maintaining precise synchronisation over a long period of time. But that's a different question. Discussion on this answer: Comment: Whether or not MCU can receive data while asleep is irrelevant for the task. First, _some_ MCUs have interfaces that can be left running in sleep mode and even process incoming packages for "wake up on pattern match" function. But even without that, wake up time time even on fastest MCUs will probably mean lost data of the first incoming package. Meaning that either special wake-up signal should be sent in advance or the same package should be re-transmitted. In both cases there are many HW solutions available without complexity of time synchronization ================================================================================
Discussion Chain ID: 407092 ================================================================================ User asked: Effects of Neodymium magnets on PCB I'm currently doing a project that consists of: 1. Arduino Nano. 2. Battery. 3. Buck Boost converter. 4. GPS module. 5. TSL2561 light sensor. 6. BH1750FVI light sensors. 7. LSM6DS3 Accelerometer. 8. HDC1080. 9. MicroSD shield with microSD All of the sensors are I2C based, GPS is UART and SD card is SPI. My question is: I'm planning to place the components inside a wooden box and mount the box to the top of the car roof with neodymium magnets so it is movable around the vehicle roof top for the measurement. Will the wood box be sufficient to stop the magnetic fields produced by the neodymium magnets (for mounting) from interfering (if there is going to be any) with the components that are connected to the PCB board? Discussion: Comment: The GPS are transmitting magnetic direction? If so, your magnets will interfere with the measuring Comment: The GPS is used for position logging for every measurement Comment: Are the magnets moving around the wooden box? Comment: The neodymium? No, it is just there to hold the box in place mounting the box to the car roof top Comment: If everything is hold firmly, there isn't any inducted current (**in theory**) and, therefore, the magnets will not affect your circuitry with noticeable currents (maybe nA). The I2C and UART are secure with uA noise moving around. Comment: Buck-boost converter MAY be influenced but probably not - steady DC field can bias BH loop in ferrites. Comment: Note that you can position lots of small magnets side by side with N/S poles facing alternatingly up and down, and thereby limit the far-field effects of the magnets, while also strengthening the near-field - this is how fridge magnets work. ---- Also note that while the magnets and the components ideally do not move relative to each other, vibrations will occur and thus ther WILL be movement between the two, and thus induced current. Whether that will be enough to influence the working, depends on the size and the frequency of the vibrations. Answer 1 (0 votes): None of the listed parts are sensitive to magnetic fields, so the mere presence of the magnet shouldn't bother them at all. The sensors and magnets will be physically attached to the box, and so must move together. To induce current, the conductor and the magnet must move at different speeds. Since they are all attached to the box, all the parts will be subject to the same motion - no induced current, no problem. * * * The LSM6DS3 has provision to connect an external magnetometer, but you don't mention having one in your project. If you do have a magnetometer attached, things get more complicated. Probably better to use suction cups for mounting the box in that case. Vibration could cause some low currents to be induced in your traces and wiring. Vibration can do this because the parts aren't perfectly rigidly attached to the box and will therefore move a tiny bit in relation to each other. That shouldn't be enough to bother any of the circuits you mentioned. The wooden box will have pretty much no noticeable effect on the magnetic field. About all it gives you is a little more distance from the magnet - which by itself reduces the strength of the field when it reaches your parts. But, the wood itself doesn't really matter - it might as well be air for all the difference it would make. Discussion on this answer: Comment: Stationary magnets can have an effect on inductors, which are present on this build. The field is equivalent to having a DC current applied which can lead to core saturation. ================================================================================
Discussion Chain ID: 701610 ================================================================================ User asked: Permanent magnet alternator: what happens when windings get shorted together for voltage regulation? Here is a typical scheme for a permanent magnet 3 phase alternator as found on many motorcycles and recreational vehicles, with rectification to DC via a diode bridge and subsequent voltage regulation done by a shunting regulator: <https://i.sstatic.net/prQwz.png> Mechanically, it is a fixed stator with 18 coils wound on a core, around which rotates a flywheel with magnets, which is attached directly to the crankshaft. The RPM range of this particular engine is 1500 - 7500. As I think about it, the system has 2 opposite conditions - the load is zero, there's no current in the coils, and the essentially open circuit stator at high RPM can produce tens of volts AC, we are taking easily over 50 V AC. The voltage required to run and charge a DC system would be around 14.5 V. This means that when the alternator outputs over the threshold voltage (plus voltage drop from the diode bridge) the regulator opens the SCR's (or are they TRIAC's) and shunts all 3 windings together. So we come to the other extreme - an essentially infinite load - a short circuit. Here's what I can't understand - say at some high RPM's where the alternator is rated for its maximum current we work continously in the shunting regime. Apparently, it would induce a current circulating in the coils to create a magnetic field opposing the field from the rotating flywheel. What would the voltage and current within the windings be limited by? As an extension, would the stator coils be heated by the power generated from it, using V * I? How will it compare if now, instead of shunting the "excess power", an external load is switched on such that it is exactly equal to the alternator's output? In this scenario, I'm assuming the regulator never kicks in and only the diode bridge is "fully loaded". * * * A way to rephrase the question would be: In which of the 2 scenarios will there be LESS heat produced in the stator coils (at the RPM where its rated for maximum power): When it is fully loaded so that no shunting occurs? When there's minimal external load and stator coils are always in "shunt mode"? * * * Quick bonus question please: I've got 2 sets of flywheel + stator combos, from the same engine but different years, one in which the system is rated at 280 W, one with 400 W. Apparently, their magnets are different, I couldn't yet check it [EDIT: checked and magnets are somewhat stronger] The stators look very similar, so I tried to connect a power supply across the phases and passed a current between 5-10 A through each phase for both stators and recorded the voltage drop in the coils. By dividing the 2 numbers i got some value which to me seems like it's resistance (i don't have good knowledge of reactance, inductance etc...apologies for that). I'm surprised at the results. The coils from 280 W stator gave 0.27 Ohms. From 400 W stator gave 0.36 Ohms. Does this make sense? I would've thought the "more powerful stator" would have less "resistance"? What do you reckon would happen to alternator output and longevity if they were to be run mis-matched, in other words what do you think is the deciding factor here in providing the increased alternator output? Thank you! Discussion: Comment: I'm not familiar with this kind of circuit, but shunting a coil in an alternator will create a braking tourque on the rotor, with equivalent braking power to the resistive loss of the coil. The electrical power loss of the coil would be maximal in this case. The elements in the circuit are thyristors/SCRs, not TRIACs. ================================================================================
Discussion Chain ID: 407089 ================================================================================ User asked: What's the purpose of using PNP transistors on I2S bus? What could be the reason of using these 3 PNP transistors on I2S bus (LRCK, BCK and DATA pins)? The DAC used in this schematic is PCM5102. I know for sure that this DAC would work without these transistors, so I just wanted to check with you and find the real purpose of them in this particular schematic. [](https://i.sstatic.net/ztXHX.png) Discussion: Comment: Whats on the other side of the transistors? Are you driving a long wire? What is the current capability of the DAC? Comment: Ask the designer or provide comprehensive design details. Comment: @Andyaka And stop drawing the schematic upside down! Comment: This could eventually serve as a (badly designed) 5V->3.3V level shifter. Comment: @Gonzik007 on the other side of the transistors is Qualcomm's CSR64215 bluetooth chip and the distance between PCM5102 and the chip is really short ~3-4cm. Comment: @Andyaka i got this together with a part I ordered from some Chinese manufacturer. The problem is that even them don't really know what they're manufacturing and selling, so it's really hard to get the answers. I'm just interested why they came up with such design.. Comment: What voltage is in the CSR side? This does look like a badly designed (and upside-down) level shifter. For starters the low voltage is >0.6V. Comment: @EdgarBrown CSR itself is powered from LDO whose output is 3.3V, but this chip has integrated low-voltage linear regulators, so it could be that the audio circuits could be powered from 1.35V or 1.8V Comment: Can you confirm that this schematic actually corresponds with the board? Comment: @CL. sure, here's the proof: [pcm5102+csr64215 board](https://i.imgur.com/sAp5li3.jpg) Answer 1 (2 votes): These are level shifters from 1.8 V to 3.3 V (actually, only close to 3.3 V, but "close" counts in horseshoes, hand grenades, and digital inputs). They are based on a _diode offset_ level shifter. See Microchip's [3V Tips 'n Tricks](http://ww1.microchip.com/downloads/en/DeviceDoc/chapter%208.pdf) for a longer explanation, but in short, by inserting a diode between the 1.8 V output and the 3.3 V input, and by adding a pull-up resistor to ensure that there is always a current flowing through the diode, the output's low/high voltage levels are shifted up by about 0.7 V: So a low signal of 0 V is shifted to about 0.7 V, which is (just barely) below the guaranteed low switching threshold of 1 V of the PCM5102's input, while a high signal of 1.8 V is shifted to about 2.5 V, which is (just barely) above the guaranteed high switching threshold of 2.3 V. There are two problems with this: 1. When the CSR64215 is driving a low signal, its output must sink all the current. It has an output impedance of up to 100 mV/mA, so with 2.6 mA, the combined voltage drop over the output and the diode can result in an output signal larger than 1 V. 2. When the CSR64215 is driving a high signal, its output must still sink all the current, which flows into the 1.8 V power supply. If there is not another part of the circuit that uses up that current, the power supply can float up to a higher voltage. To reduce the current that the low-voltage device must be able to sink, the diode has been replaced with the emitter/base junction of a PNP transistor: This behaves the same as the diode (i.e., you get the same voltage drop), but now most of the current flows into ground. (In this common-collector configuration, the base voltage is never lower than the collector voltage, so the transistor cannot saturate, and the base current is determined by _h fe_, which is about 100. The base resistors (R18/R19/R20) are not actually needed.) * * * Compared to an integrated level shifter like the [SN74AVC4T245](http://www.ti.com/product/SN74AVC4T245), this transistor circuit has a much smaller noise margin, uses more power, and generates switching noise on the power supply. But it's a little bit cheaper, which is the primary design goal of these Chinese boards of unknown provenance. * * * Actually, the CSR64215 can run its digital outputs at 3.3 V, but I guess that the bluetooth module used on your board is not available in that configuration. Discussion on this answer: Comment: I raised this question, because I've resoldered CSR64215 module on this board with the one which was previously working fine when it was connected directly to PCM5102 without using any transistors on I2S bus and I can not see any difference. So the question is this a real reason why they used these transistors? What are the side effects when the digital outputs are not at 3.3V? Comment: The switching threshold is guaranteed to be somewhere between 1 V and 2.3 V, but in practice, it will be near the middle (1.6 V). So a high level of 1.8 V will work most of the time (although it can [destroy your 3.3 V chip](http://www.ti.com/lit/pdf/scba004) eventually). Comment: But the question is will it have some kind of negative effect if I'll not use these level shifters in my design? Because right now I don't see any reason why I should use them in my design when it works well even without them. Comment: If your CSR board outputs 3.3 V, it will work fine. If it outputs 1.8 V, it might work, but not *well*. ================================================================================
Discussion Chain ID: 407081 ================================================================================ User asked: Single Cell Battery Protection ICs I'm designing a product that will be powered by a single 18650 cell. Specifically, I am basing my numbers off this cell in particular: [Samsung INR18650-25R](https://rads.stackoverflow.com/amzn/click/B074J4C2CM) It has a typical full voltage of 4.2V and cut-off of 2.5V. I've looked through TI, ABLIC, Diode Inc. and a few others for battery protection ICs for single cells and noticed that the OVP parameter for offerings that have a UVLO of 2.5V are typically higher than 4.2V by anywhere from 0.075V to 0.125V. Is this so the chip does not cut out too early when the battery reaches a full voltage of 4.2V? If so, would an IC with a OVP of 4.325V be safe to use with a cell that has a full voltage of 4.2V? Sorry if this question has a simple answer, this is my first time designing a full product, and want to understand fully before moving forward with my design. I am also using the BQ24075 with the BQ27441 for charging and fuel gauge. This is from the reference design of the Battery Babysitter breakout from Sparkfun: [Battery Babysitter from Sparkfun](https://www.sparkfun.com/products/13777) Discussion: Comment: I'd be contacting someone in Samsung field service, myself. They can probably help you work out a successful approach for their battery. They may also be able to suggest alternative batteries that may be better for some IC you are considering, too. You should contact them and give it a go. See if they help. If not, let us know what happened. Otherwise, they may be your better bet. Comment: Do you plan to give the user of your product an access to the battery cell (removing it and installing it), or the cell will be embedded and charged/managed solely inside your device (without user ever removing the cell)? Comment: Samsung will not even give you the time of day if you call asking about their batteries. But you may get help from a distributor or reseller. Answer 1 (1 votes): > The BQ24075 does not offer any feature to prevent the cell from over-discharging though. > > After reviewing the datasheet for the BQ24075, it does mention a typical UVLO of 3.3V. Seems awfully high when the cell can go down to 2.5V You may be confusing the protection on the INPUT voltage pins with battery voltages. You also seem confused on the cutoff. A battery charger is going to try and charge a dead battery so there is no low battery voltage cutoff. The only battery voltage a charger must know is the max charge voltage. You may be thinking of low battery indication. Some chargers have a LBO that can be used to shut down or reduce the load. The BQ24075 is a basic no frills charger targeted at small devices where real estate is at a premium. Features take pins and consequently, real estate. If you want a more full featured charger look at the [MCP73871 ](http://ww1.microchip.com/downloads/en/DeviceDoc/20002090D.pdf) BTW: Just because the cutoff is 2.5V does not mean you should allow the battery to discharge that low. I would not discharge below 3V. Discharging below 2.8V can damage the battery. Discussion on this answer: Comment: +1 from me. For UVLO, and for 3.0V cut-off. Also, since OP uses I2C gauge, there is no reason not to use I2C and other much more advanced parts from BQ24xxx/BQ25xxx families, like BQ24297, with every voltage monitoring over I2C, and various means to connect-disconnect battery power path. Answer 2 (0 votes): "Battery protection IC" are used by Li-Ion **cell manufacturers** , and are built into the cell itself. This is for protection and safety compliance for Li-Ion cells to be used in consumer equipment as loose batteries. Since you are making a device with unprotected cell, I assume that the cell is embedded (soldered/welded) inside your device. (If not, you can't let your customers to have loose unprotected cells). Therefore, the **BQ24075 and gauge monitor BQ27441 is your protection** , you just need to set it up properly to meet the cell charging specifications. You don 't need any additional "protection" IC. As for the particular question, "would an IC with a OVP of 4.325V be safe to use with a cell that has a full voltage of 4.2V?", hell no, the cell must be charged at nominal voltage listed in its specification. You could overvoltage this parameter, but this will lead to [vastly reduced cycle life](https://electronics.stackexchange.com/a/317798/117785) of the cell. Discussion on this answer: Comment: The BQ24075 does not offer any feature to prevent the cell from over-discharging though. You'll notice on Sparkfun, they specifically tell you, the product is used only for cells that have built-in protection circuitry. It could be argued that the BQ24075 would prevent an over voltage situation since it's charging voltage is 4.2V, so the potential of the battery would not go over this, however, there is nothing to stop the battery from discharging past 2.5V. I could potentially shut down the device through software once the fuel gauge shows 2.5V, but that seems unreliable to rely on software. Comment: After reviewing the datasheet for the BQ24075, it does mention a typical UVLO of 3.3V. Seems awfully high when the cell can go down to 2.5V. Comment: The BQ24075 is not a protection circuit. It is a charge controller and power-management IC. It is industry standard practice to have a protection circuit (or BMS in multi-cell packs) integrated with the pack. The BQ24075 should NOT be integrated with the battery pack (it will add too much heat). It should be on the system PCB. Comment: @mkeith, I see nothing in the OP question that the intent is to make "an integrated battery pack". Answer 3 (0 votes): The purpose of a protection circuit in a single-cell pack is to provide backup protection in the case that the charge or discharge circuitry should have some kind of fault. This is why the protection circuit overcharge threshold is a bit higher than the recommended maximum charge voltage. This is normal. The idea is that we don't want the protection circuit to interfere with normal charge and discharge. We want it to operate only if the charge and discharge parameters are exceeded. One thing that jumps out at me is that the cell you have chosen is a power tool type cell. In other words, it is specifically designed to deliver high power, and can be safely discharged at relatively high rates (e.g., 20A). Does your application require such high currents? If so, careful design is required for the power path. If not, you may consider looking at other cells (so-called laptop cells). When you select a protection circuit, it is essential that you take the normal charge and discharge rates into account. Most single-cell protection IC's I have seen are not designed to support such high currents. But if you are using the BQ24075, then it seems that you are not intending to support high discharge rates. As a side note, the BQ24075 is NOT a charge protection IC. Just google "Seiko charge protection IC" to find examples of what a protection IC is. I am not sure if it is still the case, but for a long time, Seiko basically owned the market for single-cell protection IC's. They have thousands of parts and you can fine tune over and under voltage cutoff points over a wide range. Someone commented that protection IC's are normally used by battery pack vendors, and this is true. But I guess there is no reason why you could not add the protection circuit yourself. But there is more to it than just the protection IC. It is a big topic. Cell cycle life can be greatly extended if you keep your max charge voltage to 4.1V or so, in which case, you could possibly use a protection circuit with a 4.2V or 4.25V cutoff. Just make sure the protection IC cutoff is a bit higher than the charger voltage so that they play nice together. If you only charge to 4.1V, you will not get full rated amp-hours from the cell. So it is a trade off. I think you will get around 90% at 4.1V. Discussion on this answer: Comment: This is a great answer. You bring up a good point with the battery. My application is not going to be drawing anywhere close to 20A, closer to 300mA while transmitting over Bluetooth. As for the BQ24075, I know this does not offer protection features which is what I was alluding to. I've seen plenty of options for protection IC's, my main concern was that most were showing a OVP of higher than 4.2V, but you've reassured me that this is because these are meant for backup protection, so it should be slightly higher than the battery voltage to avoid interfering with the charge cycle, thanks! Comment: "there is no reason why you could not add the protection circuit yourself" Wrong advice. The reason for cell protection is to avoid mishandling of cells when they are removed from equipment and charged separately. Since the OP device does include the charger (and hence the cell has no need to be removed/re-inserted), there is no reason to bloat hardware by adding this dedicated circuitry (and two MOSFETS), all protection can and should be implemented using the charger (overvoltage-overcharge) and gauge monitor (over-discharge). Comment: @Ale..chenski, it is absolutely industry standard practice for battery packs to have a protection circuit built in regardless of whether the pack is user accessible or user replaceable. It is not only for mis-handling by end user but also as a secondary protection in case the battery charger circuit fails. Normally it is incorporated inside the pack by the pack vendor. I admit that this is a slightly different scenario, but I don't think it is bloat, and there is still a case to be made in favor of it. ================================================================================
Discussion Chain ID: 407079 ================================================================================ User asked: What are the possible boot modes in the S32K146 (NXP S32K Series MCU) I have been investigating [S32K146](https://www.nxp.com/docs/en/data-sheet/S32K-DS.pdf) MCU boot modes and possible mode selection options. I am interested to know the possible boot modes and how it can be set up. From datasheet (Page -92): It can be seen that boot can happen from the flash memory. After googling and few research: Came to know that booting is also possible from RAM using programmable VTOR (Vector Table Offset Register). What are the possible boot modes in S32K146 and how this modes can be selected? Answer 1 (1 votes): It sort of depends on what you mean by "boot". At the lowest level, the boot process is what the MCU does when first powered on, before it begins actually executing user code. At a higher level, "booting" may refer to what you, as the developer, instruct the device to do before launching the actual application program. Before the MCU can execute any instructions, it must know where to find those instructions. On ARM parts, the processor expects to first read the vector table. This is a list of at least four pointers: * The initial stack pointer * The reset routine location * The NMI ISR location * The Hard Fault ISR location * Additional ISR locations, for whatever interrupts the device happens to implement (technically these are optional) This information is given in the [ARM documentation](http://infocenter.arm.com/help/index.jsp?topic=/com.arm.doc.ddi0337e/ch05s09s01.html) The vector table will typically be at the very beginning of your executable binary, so the processor will load the initial stack address into its stack pointer, and then jump to the location of the reset routine (the reset vector). Normally, the processor expects to find the vector table at the beginning of flash memory. Some MCUs have dedicated configuration memory that can be used to instruct the MCU to look for the vector table at a different location. Some of these parts have built-in bootloaders in dedicated ROM, separate from the normal flash, and can be configured to run these bootloaders before starting the application to allow for updating the firmware without using a debug probe. However, it doesn't look like the S32K146 has these options, from a quick look. THis means that the MCU will always look for the vector table at the beginning of flash whenever it is powered on or otherwise reset. You would need to dig into the documentation, particularly the [Reference Manual](https://www.nxp.com/docs/en/reference-manual/S32K-RM.pdf), to verify this. For an example of a processor that does have this feature, you might look at the STM32F4 series from ST. At a higher level, you are free to write your own boot code, that runs when the device first starts up, and then "boots" into the application. This is a conventional bootloader architecture, where you place your bootloader at the beginning of flash, and when you're ready to run the actual application, the bootloader can do that by: * Updating the Vector Table Offset Register to the address of the new vector table (usually at the beginning of your application, wherever that's stored) * Updating the stack pointer to the first value in the new vector table * Jumping to the reset vector At that point, the processor will begin executing your application, _almost_ as if it had booted from that location in the first place. I say _almost_ because it is important to realize that this sort of boot process will NOT reset the state of the MCU (in particular the state of peripherals) to their power-on values. This is one reason why a defensive programmer will be very thorough in their initialization routines. One additional thing to note, on platforms like ARM, it is possible to execute code stored just about anywhere. So it is possible, for instance, to have a bootloader that loads an application from an external memory into the MCU's RAM, and then execute the application from RAM. This capability is sometimes exploited by debug tools, which can write a small application into RAM to do things like load data into an external flash memory. ================================================================================
Discussion Chain ID: 407075 ================================================================================ User asked: Differential Opamp Strange Behavior I have no answer for this strange opamp behavior. The circuit shown is from a typical non-isolated, non grid-tie inverter product (imagine H bridge inverter), which has a common -Ve high power circuit and isolated low-voltage 24V and 3.3V. DC bus and battery share the same common -Ve. The battery voltage sensing opamp shows wrong output e.g. 3.1V saturated voltage, whereas the DC Bus voltage opamp works well in all conditions. Upon inspection of voltages, I observe below voltage: Following are the readings across various nodes of OPAMP (opamp LMV931MGX/NOPB): * BAT- R104 to GND = -122 * BAT+ R108 to GND = -16.9 * Battery voltage 105.3 * BAT U25 -Ve IP (3) (R105) = 0.372V (note +Ve sign) * BAT U25 +Ve IP (1) (R110) = -0.385V (note -Ve sign) * DC link sensing U23 gain 0.004799 * DC link sensing U23 pin 3 (R95) = 1.622 * DC link sensing U23 pin 1 (R102) = 1.622 My questions: 1. Why is the voltage on inverting and non-inverting pin are not the same? How can I make it work properly? Also note that I assume opamp is saturating because it is seeing (-Ve) -0.0.385V at its +Ve non-inverting pin. How can I fix this? Note the 3.3V is isolated from HV (battery and DC bus) voltage it is reading differentially. 2. Both circuits are same in nature DC Bus sensing opamp has no issue and Battery sensing opamp throws wrong reading. I have tried replacing opamp with equivalent part # but still, the issue is the same. I don't think this is noise related issue as I didn't see any sign of noise. [](https://i.sstatic.net/IrjTn.png) Edit: We have AC sensing in the same way as this. Now noticed that when the AC sensing is in circuit we see this DC battery wrong reading issue, when we have AC sensing out of circuit. Battery sensing circuit works fine (remember it's non-isolated H-bridge inverter.) Discussion: Comment: What is bandwidth of your scope? Also, make a 1 inch by 1 inch loop, and go looking for magnetic fields. Comment: You just miss ground connection on R110 lower pin ;) Answer 1 (1 votes): The op-amp is specified operate with a common mode voltage range up to 200 mV beyond the supply rails. Less than that over temperature. -0.382 V is beyond that. Can you keep the bat+ input closer to the 0 V of your isolated supply? Discussion on this answer: Comment: I am aware that the opamp is seeing -Ve 0.38 voltage and hence saturating. but my question is why is it going -ve. why both pins of opamp are not same. i have other circuit connected to same high power -ve bus and it is reading perfectly. Comment: It is going negative because the only thing driving it is -16.94 V via resistive divider R108-R110. In the other circuit VDC must be positive. Comment: Yes but why only this circuit is going -ve (-16.94V). where as other circuit is also connected to same -ve bus . Also see my new discovery under Edit Answer 2 (0 votes): Your op amp won't work correctly unless the inputs have voltages within the supply range of the op amp. Your stream of input resistors keeps the voltage difference from being overwhelming, but it's still outside of the range. I assume R110 is connected to ground...maybe if you pull it to 3.3V you can keep it in the input range of the op amp. Discussion on this answer: Comment: Yes R110 is connected to ground. I have added 1.5V offset to R110 (by disconnecting its other end from ground and connecting to 1.5V. that didnt help. ================================================================================
Discussion Chain ID: 407064 ================================================================================ User asked: Buck, Boost..etc Is there always an IC for that? First of all I am still in school so perhaps I have not been exposed to material that may answer this question for me. I have recently become interested in power electronics. I have purchased a book on the subject and I am taking an online course. Like usual they start with basic models where everything is ideal and as the course goes on you begin to model losses. I have breadboard a basic buck and it works great. My question is that I feel a bit disillusioned because almost everything I learn "there's an IC for that" I get the feeling that the fellas that design those IC are REAL engineers and everyone is just pluging and playing parts. I understand the benefits of using an IC because it will reach an unparalleled level of efficiency versus discretes... but out there in the industry is there anyone making power converters not using a one size fits all IC? if so can anyone give some examples? I have not taken a formal course on power electronics at school, so that fact contributes to my ignorance on the subject. Discussion: Comment: past about 40W designs start to use external switches, but the controller is usually still an IC Comment: Have a look at PC power supplies. They are extremely cost-optimized and meet strict safety and EMI requirements. In general much difficult analog electronics is done by IC designers and the bulk of engineers just fit building blocks together, but there are always interesting and rewarding exceptions if you don't want to work for an IC house. Comment: That’s how engineering works. We stand on the shoulders of giants. We define input/output parameters that allow us to put together the LEGO pieces without having to worry about the details of the pieces themselves. Even though I have designed my own ICs (there are designs that only work in IC form), when it comes to switching power supplies I almost never bother with the pieces. I just use already-made miniaturized power modules that include all the cumbersome passives and pass all the required certifications. Comment: Interestingly, there are a lot of areas now where it makes sense to do some power conversion stuff with a microcontroller in charge. Motor control (is very similar to power conversion) and also things like MPPT charge controllers. You may also be able to justify discrete implementation of a hystertic buck controller in some situations (with comparators and maybe op-amps, etc). Comment: Also, I think you can actually do everything yourself with op-amps and comparators, etc. It just gets complicated when you add cycle-by-cycle current limiting and slow start, etc., etc. But the BASIC buck or boost can probably be implemented using discreet analog circuitry. Answer 1 (2 votes): It's always good to think about this kind of thing. You can build a circuit like this without using an IC -- and in fact if you look at the datasheets of the ICs in question they usually have at least a block diagram (if not a complete circuit diagram) that would give you a good start on replicating what they do -- but in practice nobody uses such a design commercially because it would be more expensive than using the IC yet provide no practical benefit. But for educational reasons, doing it yourself is a very good idea. I haven't tried building a switching power supply using this kind of approach, but certainly simpler projects like op amps, logic gates and so on, building it myself from discrete components has often been very educational. Answer 2 (0 votes): > is there anyone making power converters not using a one size fits all IC? Yes, because there is no one size fits all. There are many different needs. Input voltage range, output voltage, current range, circuit size, switching speed, ripple, thermal characteristics, efficiency and etc. Even though the things you are leaning are built into an IC, you need to understand what is inside the IC to make an educated choice when selecting an IC and the external components. What frequency will best meet your needs? What effect will output inductance and capacitance have on cost and performance? Conduction mode. Do you need a boost switcher or charge pump? No better way to learn these things than by using the basic components. ================================================================================
Discussion Chain ID: 407061 ================================================================================ User asked: Can i use an AC 15A 250V / 30A 125V rocker in place of a 15A 125V / 10A 250V one? Amazon sent me the wrong replacement switch so i am wondering if i can use it? Original switch is AC 15A 125V / 10A 250V new one is AC 15A 250V / 30A 125V can i use it without damaging the appliance? Discussion: Comment: 30A is better than 15A at 125V ..... 15A is better than 10A at 250V ..... the new switch can handle double the current at 125V and 50% more current at 250V ..... the new switch is better Answer 1 (2 votes): Yes you can use it. The replacement is more capable than the part it is replacing. This is a good thing. Discussion on this answer: Comment: thx @Jasen I figured having bigger amps/volts meant it can handle more but I wasn't sure if the amps/volts were limits (like a fuse) and if allowing more through the switch could damage the appliance... so that is not the case then? Comment: indeed, not the case, the switch is either a conductor or an insulator, it doesn't perform any limiting or regulating. Comment: awesome thx @Jasen, so then the amps/volts on the label simply say how much amps/volts the switch can handle before being damaged but the fireplace should be sending less than its limits through it since the old, more limited, one worked fine? Comment: that's it exactly. ================================================================================
Discussion Chain ID: 407059 ================================================================================ User asked: What is the current through this parallel circuit? [](https://i.sstatic.net/fjOOf.jpg)I'm trying to solve the attached circuit for I1 and I2. I think I1 is just 5A but I'm not so sure about I2, I think it might be just 10/5=2A but I'm not sure if the voltage in the top right part is still equal to 10V or not. I'm new to electronics, thanks in advance! Discussion: Comment: Isn't \$R_2\$ shorted by the wiring? Or am I missing something? Comment: But don't you need to go from + to - without passing a resistor for that? Comment: what is the voltage across R2? Answer 1 (0 votes): Look at both sides of \$R_2\$ and compare the voltage difference, and then make a conclusion based on Ohm's Law about the current. Also, this is **not** a parallel circuit. Parallel components MUST share BOTH nodes. Discussion on this answer: Comment: thanks, is the voltage difference just 10 volts? Comment: No. What's the voltage on one side of the resistor? What's the voltage on the other side of the resistor? What's the difference between the two voltages? (Hint: they're connected together, and all wires that are connected share a common voltage) Comment: so on one side it's 10V and same goes for the other side, so potential difference is 0V, so no current in the top right part? Is that right? Comment: Yeah that's right. When working on problems on this and determining currents/voltages, I always look at the components individually to see if I can figure out what's going on before looking at the overall circuit. Then, once all the basics are done and I'm still missing what I want, then I continue to KVL / KCL. ================================================================================
Discussion Chain ID: 407051 ================================================================================ User asked: Control dual color LED without microcontroller I have a [latching, SPDT switch with dual color LEDs](https://www.te.com/commerce/DocumentDelivery/DDEController?Action=showdoc&DocId=Customer%20Drawing%7F2317570%7FA%7Fpdf%7FEnglish%7FENG_CD_2317570_A.pdf%7F2317570-9) (the first page of the datasheet), that can either be Red or Blue depending on the polarity of the voltage. I would like them to be one color when the button is in position one, and the other color when the button is in position two. The purpose of the button is as a manual backup switch for a relay board that is normally controlled over CAT5. The relays are tripped by shorting the board's gnd to the pins of the relays. My voltage source is 110V wall outlet being stepped down to the 12V that both the relay board and LEDs in the button want. My pinout for the button is: C: going to gnd of the relay board NC: nothing connected NO: going to the relay pins I found [this guide](https://www.instructables.com/id/The-RedGreen-LED-Guide/) which I believe demonstrates the principal of what I'm trying to accomplish, but with a momentary SPST button and no extra hardware connected, and the intention to use connected to a microcontroller. I can't use a microcontroller in this project as a) no room in the box for one b) no money in the project budget for one. My main concern, and reason for not just tinkering around, is that the boards are super sensitive to voltage (I already fried one by accident), and I'm worried about sending extra voltage back down the line to the relay board. Any and all help/tips/suggestions are greatly appreciated! Discussion: Comment: Welcome to the Electronics StackExchange. It is not clear from your question what you want to accomplish with the LEDs. What state are you trying to indicate? What is their purpose? What should turn each one on or off? It is also not clear what the connections are. If you edit your question, there is a schematic editor that would allow you to draft a schematic to illustrate your question. Comment: you made no mention of the LEDs in your question .... we have no idea what you want the lights to indicate Comment: this is unclear `tripped by shorting the board's gnd to the pins of the relays` ...... which relay pins are being shorted? Comment: Edited post, LED color should indicate the position of the button. If not clear from the datasheet, the LEDs are embedded in a ring within the button itself. All of the relay pins are being shorted, I soldered a piece of bare wire between all of them so a short to one is a short to all. Comment: Are you sure NC means "not connected" here? In the context of buttons, NC usually means "Normally Closed". Comment: NC is meant to mean "Normally Closed," but that pin/lug has nothing connected to it. Answer 1 (1 votes): I don't know what your specific restrictions are regarding space, but you should have something active. You can use a couple of gates from an inverter chip like the CD40106B, which can easily accommodate 12V. [simulate this circuit](/plugins/schematics?image=https%3a%2f%2fi.sstatic.net%2fM72W9.png) - Schematic created using [CircuitLab](https://www.circuitlab.com/) The inverter chosen really depends on the current of the LEDs. If you measure the current to be high, you can use an H-bridge chip or discrete transistors. Discussion on this answer: Comment: CircuitLab isn't letting me view your schematic, could you expand on what G1 and G2 are, and their purpose? Comment: G1 and G2 are inverters. Their purpose is to transform a high impedance to a low impedance to drive the LED, and to ensure that one end of the LED is always opposite to the other (so that one of the two LEDs is always on). Answer 2 (0 votes): here's one way [simulate this circuit](/plugins/schematics?image=https%3a%2f%2fi.sstatic.net%2fxuDSG.png) - Schematic created using [CircuitLab](https://www.circuitlab.com/) but that won't be full brightness. the below will give close to full LED brighness. assuming the LEDs in the switces are designed for 12V drive. [simulate this circuit](/plugins/schematics?image=https%3a%2f%2fi.sstatic.net%2fzrnqe.png) this final one will give one colour when the relay is operated automatically and the opposite colour when it's operated by the switch. and no light when it's idle. [simulate this circuit](/plugins/schematics?image=https%3a%2f%2fi.sstatic.net%2fx9hkR.png) Discussion on this answer: Comment: 12V though 100 ohms, though? That's too much current for what should be a low-power circuit. Comment: yeah, even 560 would be pushing it in 1/4W parts :( Comment: @Misunderstood I know, but that doesn't help - it doesn't say what the resistors are, nor the forward drop of the LEDs. Comment: @Reinderien sorry, misunderstanding. Comment: I'm assuming 3V and 470 ohms in the switches - so designed for 5 to 12V operation but could be anything. ================================================================================
Discussion Chain ID: 407050 ================================================================================ User asked: How to know the size (W/L) for a circuit to source or sink a minimum of 4 times as much current as a minimum sized conventional inverter? Consider the tri-state NAND below (i.e. if EN is high, output is NAND of A&B; if EN low, output is floating. Assume EN and ~EN always track). Show work. a) Label each transistor with a size which would allow the circuit to source or sink a minimum of 4 times as much current as a minimum sized conventional inverter through its output Y. I dont know how to know how to get the sink or source, is there a formula for that? like if the size (W/L) = 2, then what is the current?, would size = 4 double the current of size 2? [](https://i.sstatic.net/JI3R8.png) Discussion: Comment: I dont know how to know how to get the sink or source current, is there a formula for that? like if the size (W/L) = 2, then what is the current?, would size = 4 double the current of size 2 or vice versa? I know that size of the Ptype is usually double the size of n-type Answer 1 (0 votes): For a problem like this, you need to look at the **_worst_** case scenarios. For example, when sinking current, the three transistors from below the output Y, need to be on. In that case, there are 3 on resistances associated with the NMOS. A conventional inverter looks like this: [](https://i.sstatic.net/TUijP.jpg) Reference: [http://vlab.amrita.edu/index.php?sub=59&brch=165&sim=901&cnt=1](http://vlab.amrita.edu/index.php?sub=59&brch=165&sim=901&cnt=1) Say the W/L for the inverter NMOS is '**n** '. As you can see, for a conventional inverter, you only have a single NMOS transistor pulling low the output whereas in your circuit, you have 3. So if the NMOS transistors have the same W/L (and are matched), you have 3 times as much on resistance in your circuit. That is what you want to address. It turns out that the W/L ratio is inversely proportional to the on-resistance of the transistors. Something like: $$R_{on} \propto \dfrac{1}{W/L} \tag1$$ Or equivalently $$R_{on} \propto \dfrac{L}{W} \tag2$$ So by increasing the width, for a fixed length, you can reduce the on-resistance. You want the 3 transistors (NMOS) in the pulldown side, to combine in such a way that they have the 4 times less on-resistance than in the case in the inverter. We said that the W/L ratio in the conventional inverter case was '**n** ', so you want your 3 NMOS to combine to this: $$\dfrac{1}{4n}=\dfrac{1}{x}+ \dfrac{1}{x}+\dfrac{1}{x}$$ Where '**x** ' is the unknown W/L for the NMOS in the pulldown network. They add up because they are in series. With that, you find: $$x=12\cdot n $$ So you need to size these 3 NMOS 12 times the size of the transistor used in the conventional inverter. This will allow for 4 times the current capability. You can do the same thing for the pullup network composed of PMOS. In your circuit, however, the worst case sceneario happens when one of the top two transistors (the ones in parallel) are ON and the one with the complemented EN is ON too, so you have two on-resistances to worry about. Again in the conventional inverter you only have one. Say that the W/L ratio for the PMOS in the conventional inverter is '**p** '. Since you have two transistors on when sourcing current in the worst case you need to adjust their W/L ratio i such a way that: $$\dfrac{1}{4p}=\dfrac{1}{y}+ \dfrac{1}{y} $$ Which results in: $$y=8\cdot p $$ So you need to size the PMOS to have 8 times the W/L of the PMOS in the conventional inverter to achieve a current capability 4 times greater. In general, when the transistors are in series, think of it as adding more length 'L' which according to equation (2), means that the on resistance will go up. To counteract that, you need to correspondingly add more width. When the transistors are in parallel, you could think of it as adding more 'W', which results in lower on-resistance as per equation (2). In your circuit when all three PMOS in the pullup circuit are ON, you could in fact source more than 4 times the current a conventional inverter would (because the two transistors in parallel combine for half on resistance), but you have to design for the worst case scenario, which happens when two of the transistors are ON in the pullup branch. Hope it helps. ================================================================================
Discussion Chain ID: 407042 ================================================================================ User asked: Why does curling a wire decrease its amperage/wattage? I picked up an extension cord today, and I noticed that it had a different value for its wattage and its ampage, based on whether the cord is wound around its base or not. [](https://i.sstatic.net/wUNFum.jpg) (I apologize that the picture is blurry. In the left box it says, ”Max current wound - 4 Amps (960 Watts),” and in the right box it says, “WARNING - Max current unwound - 13 Amps (3120 Watts).”) 1. Why does this make a difference? Assuming that the wire is properly insulated, shouldn’t it transfer the electricity just as efficiently wound as unwound? 2. Is there a formula that I can use to calculate a cord’s wattage/amperage when only part of it is wound, or when all of it is wound, given its wattage/amperage when straight, how much of it is wound, and how tightly it’s wound, and maybe some other variable I can’t think of? Obviously my question assumes that it has nothing to do with a liability concern or the like. Answer 1 (7 votes): The answer is "heat". When an electrical cord is in free air, heat generated by power wasted in the cord's resistance is able to dissipate, keeping the temperature relatively lower. When the cord is spooled up, by contrast, the heat accumulates and the temperature rises higher, for the same level of wasted power. I don't know if there is a formula for this, or if it is modelled in simulation, or if it's just measured. Discussion on this answer: Comment: Is the issue that it’s in the casing and so the heat gets trapped, or is the issue that it’s wound up and piled on top of itself, so there’s less surface area by which the heat can dissipate? Comment: Well, anything that traps heat will have some effect. But I believe it's mostly the second one. Answer 2 (3 votes): A cable has resistance and so when a current is passed through it, it dissipates heat. When the cable is coiled up, this heat builds up as it cannot be transferred to surrounding air so well. If you overload this sort of extension cable, it can get hot enough to melt the insulation. I know because I did it once! ================================================================================
Discussion Chain ID: 701603 ================================================================================ User asked: Delay line using carry chain in IGLOO2 FPGA I am trying to implement a fixed delay line using carry chain inside FPGA (Microchip's IGLOO2). Currently one of the constraints in this project is to use carry chain as delay elements (not any other method). I tried it using full adders: in a "for...generate" statement, when index is 0 the first carry element (full adder) is generated, and when the index is greater than 0, the next element is generated, whose carry input is the output carry of the previous element. One other condition is to make sure that synthesis does not change the components (full adders stay as I defined them). Here is my code. I am pretty sure that there are a bunch of things wrong with this code, but I am still learning vhdl and currently have no idea how to implement the delay line using carry chains. library IEEE; use IEEE.STD_LOGIC_1164.ALL; use ieee.numeric_std.all; entity student is generic( LENGTH : integer := 10; DATA_WIDTH : integer :=16; ); port( A : in std_logic_vector(15 downto 0); B : in std_logic_vector(15 downto 0); SUM : out std_logic_vector(15 downto 0); CIN : in std_logic; CO : out std_logic ); end entity; architecture rtl of student is signal temp : std_logic_vector(15 downto 0); signal temp1 : std_logic_vector(15 downto 0); signal temp2 : std_logic_vector(15 downto 0); signal temp3 : std_logic_vector(15 downto 0); begin abc: for i in 0 to LEGNTH-1 generate first: if i=0 generate temp1 <= '1' & A; temp2 <= '1' & B; temp <= std_logic_vector(unsigned(temp1) + unsigned(temp2)); SUM <= temp(3 downto 0); CIN <= '0'; CO <= temp(4); end generate; next: if i>0 generate temp1 <= '1' & A; temp2 <= '1' & B; temp3 <= std_logic_vector(unsigned(temp1) + unsigned(temp2)); SUM <= temp3(14 downto 0); temp3(15) <= temp(4); CIN <= temp(4); CO <= CIN; end generate; end rtl; ``` Discussion: Comment: please format all of your code, not just parts of it Comment: sorry, but u can still copy it through. How can I format the code? Comment: place three ``` on a blank line before the code and also on a blank line after the code Comment: Thanks, I didn't know that. Done! ================================================================================
Discussion Chain ID: 407037 ================================================================================ User asked: Why does my IR receiver PCB only work when I touch the sensor pins? I have designed a PCB based on a schematic which I am pretty sure that is correct and I have tested the schematic several times on the breadboards and all of them worked properly. But, after I designed the PCB I found that it only works when I touch the the photo diode pins otherwise it doesn't work normally. My PCB is only 2 layers and I have not separated (GND,VIRTUAL GND,AND 12V POWER) in to a separated PCB layers. Also, I have checked all of my OP-AMP voltage and input voltage and compared them with the breadboard, the result was that all of them were same as each other but, I can not understand why PCB doesn't work good and I have to touch the pins to make it works. I am new employee in a company and it is very important for them that I fix this issue, I tried a lot to fix this issue but until now I have not succeeded. So, I will be appreciate if any of you guys can give me an advise or guide me to I be able to fix this or issue design a PCB that works properly. Finally I have to mentioned that this schematic has been designed by very well known company and is 100 present is correct and good but this design is a little bit old maybe for 12 years ago. I have uploaded the schematic here. Thank you everybody for your help and time. [](https://i.sstatic.net/NHtzq.png) Discussion: Comment: Tip: use ground symbols at the components to eliminate the ground nets running all over the page. It reduces clutter and reveals the node potential at a glance. If you have two grounds then use two different ground symbols. Turning off the grid too before taking a screen grab will also help legibility. Comment: Dividing your schematic into functional sections would also help. As it is it is a mess of connections that is hard to make sense of. It took me a while to realize that you are not actually using the power-supply terminals of your op-amps as additional outputs. Comment: But,I have used ground symbols for each component. Maybe I misunderstand what do you mean exactly ? Comment: the schematic is not very good ...... the output stage does not follow convention so it is unclear .... not all power connections follow convention ..... have a look at every component in the schematic .... you will find one that is totally useless ..... just a plain messy schematic Comment: What does do that is wrong? Does it oscillate? Does the output of U4 stick to one of the rails? Comment: One of the most common differences between breadboard circuits and PCB circuits is that breadboards have a lot of capacitance between pins. Comment: Hello everybody.Thank you for your comments.About the schematic I have to say that actually I have not design this and it has been designed by GE (GENERAL ELECTRIC) company.So. it can not bee wrong while there boards which they gave to us are working and we have tested a lot.The problem is that this design is very old and not produce any more Comment: The original circuit may be from GE. That particular schematic, though, was drawn by someone at your company. It is possible to make mistakes when redrawing a circuit, especially if you are working from the board rather than the original schematic diagrams. Comment: Thank you JRE for your answer.Actually I have drawn the schematic and I simulated my design and after simulation I made the circuit based on my schematic on the bread board and all of them works good same as GE exactly.but, when designed and made a PCB for the circuit the problem accrued and it didn't worked good.So, I think designing the PCB should has a problem specially because of that my PCB board is 2 layers only while GE board is 4 layers and they put GND and VIRTUAL GND in to the layer 2 and 3 (middle of the board). Comment: Now you think if I use some capacitor in my board the problem can fix or I have to design it 4 layer same as GE.(4 layers board are a little bit expansive) Comment: You still haven't said what it does wrong when it "doesn't work." Comment: Actually,our machine get old and as I mentioned before this board is ablated and we can not by it but, we still really need it for some of our old machine which their IR has been broken. Comment: Right. But what does **your** board do wrong when "it doesn't work?" Comment: My board can not transfer any signal from remote control to the machine in the normal case, Actually when I connect my board to the machine nothing happen,I push the bottoms on the remote control and there is no respond in the machine but, as soon as I touch the photo diode pins I can see the response when I push the bottoms and our board works exactly same as the original board. ================================================================================
Discussion Chain ID: 407033 ================================================================================ User asked: circuit analysis basic question All voltages are referenced to ground unless otherwise noted. SW1 = CLOSED; VA = [](https://i.sstatic.net/k1xOA.jpg) Discussion: Comment: Since this is homework you need to show your work. Draw the equivalent circuit. There's a CircuitLab schematic button on the editor toolbar. Comment: Is this homework? Answer 1 (0 votes): If measurement section in Va has an infinite impedance then when switch SW1 is **closed** , then the equivalent circuit is [simulate this circuit](/plugins/schematics?image=https%3a%2f%2fi.sstatic.net%2fhlEY9.png) - Schematic created using [CircuitLab](https://www.circuitlab.com/) All current transfer from R1(zero ohm switch) and **VA = 20**. No current transfer from 6K and 10K branch. and voltage in all point of this branch is 20V. EDIT: [simulate this circuit](/plugins/schematics?image=https%3a%2f%2fi.sstatic.net%2fiKPmL.png) you can play with meter impedance and switch! Discussion on this answer: Comment: Alternatively, you can think of the 10k/6k resistors in parallel as one simple pullup resistor to 20V once the switch is closed. Comment: Thank you, guys. I think I need to brush up basic circuit theory book again. ================================================================================
Discussion Chain ID: 407026 ================================================================================ User asked: How can I approximate the capacitance of a circuit, prior to building it? I have recently gotten into FPGAs, and am interested in interfacing it with other, high-speed components (in general, not any one specific components). Since time is a factor, and I have both resistance and capacitance, I have (as I understand it) an RC circuit, which will affect my signalling signal rise and fall time, limiting my speed. The ICs & FPGA I will be using mention their capacitance & resistance in their data sheet, but how do approximate the capacitance of my circuit? What is the capacitance of perfboard (aka verboard), solderless breadboard, of a a solder joint? Of wire? a resistor? Obviously, this depends hugely on the quality of the components, how much solder I use, the distance between the wire and surrounding wires, which is why I'm not asking about this specific circuit. I am trying to get an order of magnitude. One of the comments suggested I build the circuit, and there is some value in that (especially for solderless breadboards), but I don't want to have to buy many components, to solder them up, and then throw them out, only to have to repeat the process with the next idea. I have rewritten this question, because I do not want an exact answer for (this) one circuit, I want a general method. I don't want to come back to this forum to ask for each individual circuit, I want a general method/values. I also want to know, if the circuit I am thinking of is too slow, what are the major factors, how close am I, what changes would make a significant difference, and is the very idea even close to feasible? Discussion: Comment: I can tell you that those really cheap solderless protoboards present near \$5\:\text{pF}\$ between adjacent rows. But your question seems really ... odd ... to me, given that you are asking about solder joints and wiring distances and perfboard in the context of an FPGA and "high speed." Can you discuss your application somewhat better? The only thing that comes to mind right now is that you have an FPGA board someone else built, it provides a header, and you want to bring wires from this header out to a personal circuit you make. Is that it? And how fast are we talking? Comment: Your description is pretty well spot-on. The FPGA is a Spartan 3E, on a Papilio One board - http://papilio.cc/index.php?n=Papilio.PapilioOne The Ram I have is HM628128ALP-10 (100 ns, according to the datasheet), and I'm hoping for 2 megabytes/second (at 8-bits wide, so 2 megahertz data transfer). I've just realized I can get away with 1 megabyte/second, if I put specific parts in the Papilio block ram. There's not (quite) enough block ram to put everything in block ram - I'm 5kb short. Comment: so, you want to connect RAM at 2 MT/s to an FPGA using breadboard? I'm using that term rarely, but: LOL.$$\\\$$No. Breadboard can't be used for this. Comment: No one will tell you this, but sometimes you are better off just building and testing the damn thing. You can calculate theothiclally things to the nth degree sometimes but it becomes unrealistic off real world. Comment: Possible duplicate of [What is wrong with this voltage shifter?](https://electronics.stackexchange.com/questions/406691/what-is-wrong-with-this-voltage-shifter) I've voting to close this as a duplicate of your original question because you've gone off track here. See the actual Xilinx app note on interfacing 5v logic to see how to do this correctly, specially you do not need a voltage *divider* but only a series current limit resistor. Comment: @ChrisStratton I have rewritten the question. Even with the answer given to the above question, I still don't know if I can make it work, or how close I am (I guess, what speed I can expect). Every wire has resistance and capacitance. Comment: The problem is that you're looking for details on a situation which you should be **avoiding to begin with**. Comment: While that is a fair comment for the specific case, this is still something I need to know. In the example above, the voltage divider is moot, but I still want to interface with memory. Will it work without the voltage divider? At what speed? What if I run my clock slower, get faster SRAM, Veroboard vs. breadboard, wire lengths, connector type? If I can get it to work on breadboard at a specific speed, how much faster can I expect breadboard to run? Comment: @MarcusMüller so how hast can I expect? 1 MT/s? 1KT/s? 1T/s? Comment: @AMADANONInc. I can't tell you. I've never tried to implement a high-width parallel data bus on breadboard *because it makes no sense to go ahead and try and length-match breadboard connections*. Go and spend the hour necessary to design a RAM PCB and get that manufactured for $10 in China. Comment: I've only come across length-match connections once before, only vaguely. I'm not in any position to design a PCB. And even if I do, since I don't know how to calculate the capacitance of a circuit prior to building it, I have no idea if a board I designed would work. I don't know what I don't know. e.g. I assumed that, since light takes .03 nanoseconds to travel 1 cm, and electricity goes at ?about 80%? of that speed, length-matched connection are not necessary. Comment: I don't know what I don't know. I'm trying to learn what I don't know. ================================================================================
Discussion Chain ID: 407025 ================================================================================ User asked: Determine input resistance/impedance [](https://i.sstatic.net/4Fjkn.png) My attempt: [](https://i.sstatic.net/3HiCX.png) Any ideas how to proceed from here? Discussion: Comment: It's AC analysis to find the resistance. It's the resistance seen at the arrow down, technically it should be Rout yes. Comment: @KingDuken Forgot to mention, it says to ignore channel-length modulation hence why I don't have Ro in my small-signal model. Also, I've seen in most places they tend to ignore the capacitor when calculating output resistance, does that mean we can ignore it too? Comment: @Big6 why is that may I ask? Comment: Sorry, my mistake, I confused two things. For dc purposes, the caps are treated as open circuits but for ac analysis as shorts (sometimes, mainly in the mid-band range). So that would short out Rs to ground. They are treated like that, because for the frequencies of interest (say mid-band), 1/jwC is "small" enough so as to treated as a short (at low freqs, it is not the case). Notice when w=0 (dc), the impedance of the cap tends to a large number (open circuit), when w is big enough, the impedance may become substantially small. For the low frequency case, you need to account for the caps tho. Comment: Unless you are ignoring other elements, if you are told to ignore Ro the only possible answer is that Rin is infinite. You can see this by splitting your dependent source and realizing that Vi can only be zero. Comment: Hmm. I see. I was staring at this for a while and couldn't figure anything out. Thanks. ================================================================================
Discussion Chain ID: 407019 ================================================================================ User asked: FIR filter in dsPIC with DSP Library I have to make a digital filter with a dsPIC30F, but I don't know much about it. I've read part of the documentation about the dsPIC30F and the DSP Library, and I found a [page](https://www.microchip.com/doclisting/TechDoc.aspx?type=CodeExamples) on Microchip website where I found some example codes for dsPICs. I need to make a digital filter and I found there a code that implements a FIR filter with DSP Library. The code where they define the `FIRStruct` variable is the following: ; .............................................................................. ; File lowpassexample_psv.s ; .............................................................................. .equ lowpassexample_psvNumTaps, 75 ; .............................................................................. ; Allocate and initialize filter taps ; .section .lowpassexample_psvconst, "x" ;<-Syntax supported in MPLAB C30 ;v1.20 and before .section .lowpassexample_psvconst, code ;<-Syntax supported in MPLAB C30 ;v1.30 and later .align 256 lowpassexample_psvTaps: .hword 0xFFFA, 0xFFFB, 0x0000, 0x000B, 0x0017, 0x001E, 0x0017, 0x0000, 0xFFDF .hword 0xFFBF, 0xFFB2, 0xFFC7, 0x0000, 0x004F, 0x0095, 0x00AC, 0x007A, 0x0000 .hword 0xFF61, 0xFEDA, 0xFEB2, 0xFF16, 0x0000, 0x012E, 0x022B, 0x0277, 0x01BD .hword 0x0000, 0xFDB7, 0xFBB4, 0xFAF3, 0xFC45, 0x0000, 0x05CF, 0x0CB1, 0x1337 .hword 0x17E1, 0x1993, 0x17E1, 0x1337, 0x0CB1, 0x05CF, 0x0000, 0xFC45, 0xFAF3 .hword 0xFBB4, 0xFDB7, 0x0000, 0x01BD, 0x0277, 0x022B, 0x012E, 0x0000, 0xFF16 .hword 0xFEB2, 0xFEDA, 0xFF61, 0x0000, 0x007A, 0x00AC, 0x0095, 0x004F, 0x0000 .hword 0xFFC7, 0xFFB2, 0xFFBF, 0xFFDF, 0x0000, 0x0017, 0x001E, 0x0017, 0x000B .hword 0x0000, 0xFFFB, 0xFFFA ; .............................................................................. ; Allocate delay line in (uninitialized) Y data space ; .section .ybss, "b" ;<-Syntax supported in MPLAB C30 ;v1.20 and before .section .ydata, data, ymemory ;<-Syntax supported in MPLAB C30 ;v1.30 and later .align 256 lowpassexample_psvDelay: .space lowpassexample_psvNumTaps*2 ; .............................................................................. ; Allocate and intialize filter structure .section .data .global _lowpassexample_psvFilter _lowpassexample_psvFilter: .hword lowpassexample_psvNumTaps .hword psvoffset(lowpassexample_psvTaps) .hword psvoffset(lowpassexample_psvTaps)+lowpassexample_psvNumTaps*2-1 .hword psvpage(lowpassexample_psvTaps) .hword lowpassexample_psvDelay .hword lowpassexample_psvDelay+lowpassexample_psvNumTaps*2-1 .hword lowpassexample_psvDelay I have a doubt about the coefficients `lowpassexample_psvTaps`. I used WinFilter to make a FIR filter and generated the C code, and these are the coefficients: float FIRCoef[Ntap] = { -0.00000058743658087605, -0.00000170525260960957, -0.00000009806565977364, 0.00000925056898872310, 0.00001872073503672877, -0.00001502619952749291, -0.00013573239910459012, -0.00018365135507150430, 0.00042104037187822555, 0.00193257551455663080, 0.00137326885639539030, -0.00929872209942904540, -0.02854945035703963800, 0.00637252183193085400, 0.27686786791380363000, 0.50237945474486490000, 0.27686786791380363000, 0.00637252183193085400, -0.02854945035703963800, -0.00929872209942904540, 0.00137326885639539030, 0.00193257551455663080, 0.00042104037187822555, -0.00018365135507150430, -0.00013573239910459012, -0.00001502619952749291, 0.00001872073503672877, 0.00000925056898872310, -0.00000009806565977364, -0.00000170525260960957, -0.00000058743658087605 }; In the documentation of the DSP Library it says that the coefficients for the `FIRStruct` are `fractional`, and I saw that a fractional can have values between -1 and 0.99999... The doubt I have is the following: if I want to make a FIR filter, the only thing I would have to do is to convert my coefficients to `fractional` (with the operation defined in the macro #define Q15(X) \ ((X < 0.0) ? (int)(32768*(X) - 0.5) : (int)(32767*(X) + 0.5)) in the `dsp.h`) and replace them in the `lowpassexample_psvTaps` and change the value of `lowpassexample_psvNumTaps`? Discussion: Comment: Side note: your coefficients are for a FIR that looks like it tries to emulate some Butterworth filter? If so, why bother using a FIR instead of an IIR, which is much cheaper in terms of computation? If IIR is not the target, but FIR, then why not use the FIR to its full potential (because the frequency response is awful)? Before going further, maybe you should consider what you want your filter to do, so you'd know exactly how to build it. Comment: You can try. The example is in assembly -- how do you propose to use a C preprocessor macro in there? Comment: @TimWescott I was thinking to make that operation on each coefficient to get the fractional representation and then substitute the coefficients in the assembly code. Comment: @aconcernedcitizen I'm barely learning about digital filters and PIC programming, but I have to do a filter for a work for school. I found another example using IIRTransposedStruct, but I don't understand how they define the coefficients: ExampleHPFCoefs: .hword 0x2392 ; b( 1,0)/2 .hword 0xB8FF ; b( 1,1)/2 .hword 0x3D5F ; a( 1,1)/2 .hword 0x2392 ; b( 1,2)/2 .hword 0xEF39 ; a( 1,2)/2 .hword 0x2FBB ; b( 2,0)/2 .hword 0xA1F2 ; b( 2,1)/2 .hword 0x579D ; a( 2,1)/2 .hword 0x2FBB ; b( 2,2)/2 .hword 0xDA17 ; a( 2,2)/2 .hword 0x3818 ; b( 3,0)/2 ... Comment: @user25707 you don't just use "a" filter. You *design* the filter to fulfill your needs. You haven't told us about what that filter should be doing. So we can't tell you how that filter should be looking. But I agree with the first commentor – whatever the filter from the example was designed for, it's pretty certainly not what you need. Comment: I need a filter with cut frequency of 2kHz. I know the program I found is not the filter I need, I was just trying to understand how to make a filter with the DSP Library so that I can make the one I need. ================================================================================
Discussion Chain ID: 407016 ================================================================================ User asked: Schematic Feedback I am looking for design feedback regarding the following schematic. The idea is very simple. The Controller board pulls the relay coil terminal low on the relay board to activate the relay.The relay board is 6 feet away from the controller board. Once the relay is activated the brushless pump turns on. The 220uf caps on the 12v line is used to keep the voltage high enough momentarily to have the microcontroller save a value in EEPRom before shutting down. Looking to hear your comments/feedback. The relay contact generates a bit of contact noise upon closure. Attached is the scope shot taken across the relay Common contact as it forms contact with the pump 12v line. Will the contact noise interfere with the microcontroller function at some point? Thank you [](https://i.sstatic.net/M9NEf.png) [](https://i.sstatic.net/5L1Wp.png) Answer 1 (1 votes): that should work ok. one possible improvement would to separate the 330uF used before the 5V regulator from the 12V supply using a diode, this stops the the pump sdtart-up current from draining the capacitor, and reduces wear on the relay contacts. [simulate this circuit](/plugins/schematics?image=https%3a%2f%2fi.sstatic.net%2f5HZkp.png) - Schematic created using [CircuitLab](https://www.circuitlab.com/) Discussion on this answer: Comment: @jansen Good idea, currently I have C1 before diode D1 shown on your schematic. Should I do anything about the relay contact bounce? do you think that relay bounce is harmful and should be fixed or be left as is? Comment: you could fit an RC snubber across the contacts, say 100nF and 10 ohms, but I'm really familiar with that domain ================================================================================
Discussion Chain ID: 407009 ================================================================================ User asked: Can a relay be used to power a 3.3 V appliance? I'm a programming student and I got into an Arduino class this semester. Here's some backstory behind this question: I need to make a Bluetooth module switch modes from master to slave and back, but I found out that the module only switches modes by being unpowered then powered again (and doing some specific things). This means I would have to unpower it manually by unplugging its power, but that'd mean it wouldn't be completely automated, so it's a no-no. Because of that, I'm considering using a relay to be able to power it down then back on again via code, and found some relays that can be controlled by supplying 3.3-5 V. However, all relays I've seen state that they work on 30/110/220 V. So, if I use 3.3/5 V to control the relay, and 5 V to power the module through the relay, will the circuit through the relay work? Discussion: Comment: a relay is just a mechanical switch .... technically, it does not power anything ..... it can be replaced by a piece of wire ..... so, if the circuit will work when a piece of wire is inserted, then the relay will also work .................. that said, are you sure that the module does not have a reset pin or a reset command? ..... resetting the module may be the same as power cycling the module Comment: Yeah, I probably made some bad wording there, but I mean that: if I can supply enough power to switch the circuits, can I pass any voltage through the circuit, right? Comment: It has! There's a EN pin which, when not powered, disables the module. I tried it and it works. I just need to test if disabling the module actually turns it off(for resetting purposes), instead of just making it stop until enabled again, else I'll still need a relay. Thanks! Comment: An Hc-05. By the way, it works! The EN pin counts as powering off. I still need a relay to supply 3.3V to a pin so it can enter AT mode, but thank you so much! Comment: No, I don't have a relay right now, so I can't test myself. For the bluetooth module to enter AT command mode, I need to supply 3.3V(PWM doesn't work, it has to be the 3.3V out from the board) to a KEY Pin on the side of the board while the board is off, then turn it on. To turn it off, the EN pin must be off, which I can do via arduino. So the only problem now is that I need a relay to shut off the 3.3v to this KEY pin so I can exit AT command mode and go back to master/slave modes. Comment: if you are using an arduino, then control both the EN and KEY pins with arduino directly ..... you already observed that EN does a reset ........... just make sure that the arduino has 3.3V outputs Comment: Yeah, I was trying to do that before, but the module didn't respond, so I thought that wouldn't work. The problem however was that it wasn't responding because it required a specific baud rate, so now I'm able to do everything without a relay. Thanks for all your help! The other answer is marked as correct because it answers my initial question but your answers are the ones that really solved my problem. Comment: thanks, i learned also ... lol .... this is an example of the X-Y problem Answer 1 (1 votes): This could work. The voltage requirement you _must_ meet is for the coil. The contacts are rated for the **maximum** voltage they can safely interrupt. You will start to run into problems with the contacts with very small voltages, but 3.3V is high enough for the vast majority of relays out there to not have a problem. Discussion on this answer: Comment: So basically as long as I can supply 5v to switch the circuits on/off, the circuit itself carries any voltage up to the max switching voltage? Comment: That is correct. Answer 2 (0 votes): Depending on the current the module consumes, you could power it directly off one of the digital outputs of the Arduino, or if it's more than that use a P-FET to switch the supply to the module, but there are plenty of relay modules available that can run from an Arduino, they have a transistor on board that reduces the load the 5V coil takes from the Arduino output.[](https://i.sstatic.net/HK33V.jpg) Discussion on this answer: Comment: Powering the module straight from the arduino... of course! I had completely forgotten that my board suports this. https://www.arduino.cc/en/Tutorial/PWM If I put on a 100% duty cycle, it'll be supplying a steady 5V until I disable it, which solves part of the problem(or the entire problem, if the HC-05 I'll use has a KEY pin). Thanks! If the HC-05 does not have a KEY pin however, I still need a relay(instead of 2), so I can supply a steady 3.3v (pwm simulates 3.3v, but by floating between on and off, so it won't work). Comment: Digital out is better than pwm for this. But I'm sure your Bluetooth module uses more than 20 ma. So a relay is best. A transistor could work too. Comment: I just tried it and unfortunately the module does not turn on when trying to power it through PWM/Digital high. It only turns on when connected to 5v. Comment: I tried mine and it does power on, but the spec sheet for the module says current consumption is about 10mA and 30mA once connected, so it's a bit much for a direct connection. Comment: Apparently my module has a pin that disables the module when not powered(the EN pin), so hopefully I can just leave the Vcc connected to the 5V out and just use the EN pin for rebooting. I just need to test now if using this pin counts as "powering off" for changing into AT command mode. Comment: It does, but supplying 3.3v through PWM to the KEY pin (so it can enter AT command mode) doesn't work. So I still need a relay, but for different reasons now... ================================================================================
Discussion Chain ID: 407006 ================================================================================ User asked: How many horsepower does an alternator take from an engine at different speeds? I want to know how much horsepower the engine deliver to the alternator at idle rpm,normal rpm and maximum rpm Discussion: Comment: I'm curious, why was this voted "off topic"? I checked what's "on topic" and it says "This site is for electronics and *electrical* engineering professionals, students, and enthusiasts." All examples seem targeted at electronics stuff, not electrical like this question, but it should still be covered? I also checked "questions to avoid" and it doesn't seem to exclude this; I also checked "All Sites" (https://stackexchange.com/sites) and nothing else seems to cover electrics (except maybe physics... should this be there?) Answer 1 (6 votes): The efficiency of the alternator is terrible under most circumstances. The Alternator itself is only usually about 50-55% efficient. For example a 100A alternator will provide an output of about 1.5kW at 15V, but will dissipate about 750W internally. That's why they have such a big fan on the front of the alternator. If you then consider the mechanical power required to spin and cool the alternator your overall efficiency drops to about 20-25% including the engine losses. If you like to deal in HP, then 1.5kW is about 2HP. At an overall efficiency of 20% this means you will need about 10HP from an engine to provide this. You could read [this report](http://www.delcoremy.com/documents/high-efficiency-white-paper.aspx) from Remy which lays out some of the losses. You will notice that the losses are dominated by the engine and mechanical drive system. From the report this graph may address the alternator losses alone: [](https://i.sstatic.net/cf9Bz.png) The amount of power at idle, normal and maximum is alternator dependent. Most alternators need to spin at about 6000 rpm or more to provide maximum output, and in most vehicles you will see max alternator rpm around 8-10000 rpm. The efficiency (and power output) of an alternator can be improved markedly by moving to synchronous rectification and raising the output voltage using load dump configurations. For example a 48V 100A output may improve to almost 75% or better. Discussion on this answer: Comment: Don't forget that the large fan needed is because the ambient temperature under the bonnet is around 75 to 85 Deg C, so the alternator is trying to cool itself with warm air... Also is your max rpm for the alternator or the engine? I do know of some engines designed for cars that get 10k but there are not many... As to why an alternator is not efficient - what do you think the car manufacturer really wants to spend money on? The best alternator in the world or a fancy paint job? which is likely to sell the car... Comment: So that fancy alternator with synchronous rectification and dump load is going to cost how much? and what about extra weight? Bet they are not used on anything except for the most specialized radio trucks for the military or somesuch... Comment: I was about to write up a similar answer, but you should also show figure 28. That would answer the OP's question, determine electrical load, divide by efficiency, and convert into HP. It would, of course, be highly dependent on the particular model of alternator. Comment: @SolarMike I'd suggest the engine bay temperatures will exceed 100 DegC and in many cases will approach 120 DegC. I was talking alternator rpm. Comment: @SolarMike Synchronous rectification is just FETs and an MCU, easily cost justified. The alternator is exactly the same....identical ….any 12V car alternator will easily produce 40-70V output using a load dump configuration. Comment: @SolarMike Synchronous rectification has been [in production by Bosch since 2015](http://www.car-engineer.com/generators-with-high-efficiency-diodes-and-synchronous-active-rectification/). Makes increasing difference now electrical loads increase, see electric power steering and suspension, all those LCD screens and sensors, auto start-stop... Comment: Some modern alternators use Zener diodes for rectification (to clamp load dumps) so one might run into problems raising the output voltage above about 19 to 34V. https://4donline.ihs.com/images/VipMasterIC/IC/BSCH/BSCHS00002/BSCHS00002-1.pdf http://www.bosch-motorsport.de/content/downloads/Products/resources/2778518027/en/pdf/Alternator_B3_Datasheet_51_en_2778485259.pdf Comment: @SpehroPefhany To raise the voltage using a load dump configuration you typically remove the diodes and use a synchronous rectifier. The load dump FET switch is directly connected to the output of the synchronous rectifier. Obviously if the configuration is NOT being used for high voltage then you don't load dump. Comment: Surely the losses and power demand are dependent on the power actually needed by the car and its devices, so if there is little or no demand, then the losses are close to zero... except for bearing and air friction... Comment: @SolarMike A somewhat obvious statement, but in the answer I related losses to output power ….what point are you trying to make other than the obvious? Comment: @JackCreasey according to the graph you show, the losses are based on speed... So where is the power curve - which is probably fairly flat after a given speed... Comment: @SolarMike I encourage you to read the Remy paper, all the answers are in there. Comment: @JackCreasey the losses are based on power output, otherwise it is just bearing friction and air resistance... Comment: @SolarMike Not sure what your problem with the answer is. The losses at low alternator power output are close to 100%. The lower the power output from the alternator the more the mechanical losses dominate. For example at zero charging current the ONLY losses are mechanical and the losses are 100% whether they be airflow, belt friction or engine losses. What problem do you have with this? ================================================================================
Discussion Chain ID: 407003 ================================================================================ User asked: Can I charge each Lithium ion battery, that are connected in series, with individual charger? I don't know if I can do this and just want to make sure that it can work before I actually test it so that I don't have to worry about blowing my room up... The batteries have the same capacity so there won't be over discharge or charge on each battery (I will connect a battery protection on the ends of the series). The charger that I used is TP4056. The batteries that I use are actually 18650s but I accidentally wrote LiPo in the schematic. [simulate this circuit](/plugins/schematics?image=https%3a%2f%2fi.sstatic.net%2fSlQhW.png) - Schematic created using [CircuitLab](https://www.circuitlab.com/) Answer 1 (1 votes): This would work with a charger where the output is isolated from the input, but the one you link to is not isolated so definitely no. I found this diagram [](https://i.sstatic.net/TA77a.jpg) [here](https://www.electroschematics.com/10551/tp4056-lipo-battery-charger-rc-toys/) which shows the issue, the low side is common through the module, so connecting as you show will short out the right two cells. What you would need is a dc-dc switching converter with a dual wound inductor that lets the secondary side float, but I don't see one readily available, there are modules for 120V input that have this arrangement, since isolation from the mains is obviously important. A better aproach is to get a single regulator module for the whole chain, which also has charge balancing between the cells to ensure that one doesn't get over- or undercharged. Discussion on this answer: Comment: So I need to isolate each of the chargers? Can you explain why does it need to be isolated, like what happens in this case? Comment: If the chargers are non-isolated, then the charger GND is connected to the negative battery terminal. So in your diagram, Lipo1's negative terminal is shorted to GND through its charger. But Lipo1's negative terminal is shorted to Lipo0's positive terminal.... so Lipo0's positive terminal is shorted to GND, through the charger for Lipo1. Etc etc for additional batteries ================================================================================
Discussion Chain ID: 407001 ================================================================================ User asked: Designing 4th order Butterworth Multiple feedback bandpass filter I'm trying to design a 4th order Butterworth bandpass filter using Multiple feedback topology. The design requirements I am trying to achieve for this filter are; **Q factor = 10, Av = 11, fc = 100kHz , BW = 10kHz.** In the book [Op-amps for every one book pdf](https://www.google.com/url?sa=t&rct=j&q=&esrc=s&source=web&cd=1&ved=2ahUKEwiR7-Ca9NbeAhVIzaQKHQ_MDcMQFjAAegQIDxAC&url=http%3A%2F%2Fweb.mit.edu%2F6.101%2Fwww%2Freference%2Fop_amps_everyone.pdf&usg=AOvVaw08CeWn2AHEo6ZLvui62EAA), I came across two design tables: The **First** of the table correspond to my desired filter requirements with Q factor of 10 and filter coefficients values for the parameters `a1`, `b1`, `α`. And filter calculations are given as well. [](https://i.sstatic.net/1IurX.png) [](https://i.sstatic.net/2wqFn.png) [](https://i.sstatic.net/wbWmb.png) The **Second** table shows different 4th order coefficients values for **ai,bi,Qi** and uses **ki**. [](https://i.sstatic.net/0ynwN.png) [](https://i.sstatic.net/VLs1K.png) **My questions are;** **1)** Why the two tables for 4th order Butterworth filter have different coefficients and `Q` factor values? **2)** The coefficient parameters `a1`, `b1`, `Q`, `α` are the same as `ai`, `bi`, `Qi`, `ki` respectively? **3)** Which is the appropriate table to use? If the second table is better for designing the filter. What are the calculations steps needed in using those coefficient parameters. Since no formulas are given in the book. Discussion: Comment: I think you see two lines for 4th order because it is implemented as two 2nd order sections. What you are seeing are the damping coefficients; one for each 2nd order section. 0.765 and 1.848 would be about the right values, too. Comment: What @jonk said, plus you should take some time to read the rest of the book, it will be worth it. Who knows? Maybe you'll find other explanations in there, too. Comment: LAD_145, may I direct your attention to the fact that table 16.5 contains LOWPASS parameters!! Comment: It may motivate you to grab up more about this if I tell you that the two 2nd order damping values in that 16-5 table come from \$\sqrt{2\pm\sqrt{2}\:}\$, which themselves derive from \$2\operatorname{cos}\left(\frac{\pi}{2N}\left[2i-1\right]\right)\$, with \$i=1\$ and \$i=2\$. Comment: LAD-145....I have a question: Are you required to use two second-order bandpass stages in series (staggerd tuning)? Are you aware that there are alternative (and better !) methods for designing a 4th-order bandpass? Comment: @LvW for my design I am not restricted to use the staggered tuning. My only concern that it is 4th order. Comment: As an alternative, you could use a 2nd-order lowpass in series with a 2nd-order highpass (remember: A 4th-order bandpass has slopes of 2nd-order). Comment: When using >2nd order Butterworth all breakpoints and Q’s are staggered to align the -3dB point and spread out eack pole on the semi-circular poles of this filter. but as I answered Av=11 * 100 kHz is not the GBW required, it must be multiplied by the max Q^2 as a minimum or 100 x. You are describing more like a 3dB ripple Chebychev Comment: What sort of response accuracy do you expect from that thing anyway? Using typical 5 or 10% capacitors and 1% resistors, it's a wild guess what the response will actually be. Butterworth is a fantasy at that point. Op-amps also need to be excellent for this to work. If this is for a product, do you intend to tune each device individually? You may have way more success using switched-capacitor filters instead, since it'll take very few external components to do this, and the response will be rock-solid vs. time, temperature, and process spread. Comment: TL;DR: Most theoretical high-order active filter designs are either unmanfacturable or expensive in both parts (including op-amps!) and tuning. They won't tell you that in many a book, because many of those books are written without anyone actually assembling the damn things and seeing how they work. You need a way to extract a Bode plot from the assembled prototype to see for yourself. Getting the performance to within 0.5dB of what you're after will be relatively tough and expensive. Digital filtering will be infinitely cheaper, usually. Answer 1 (1 votes): This design is going to deviate from expected performance due to insufficient GBW requirements. With a gain of 3.3 in each stage with a Q of ~14 in each stage at staggered frequencies to achieve a net BW of 10% fc= 10kHz, if one truly expects a Butterworth response 1 octave up, means the minimum GBW product is >> 50 MHz. A GBW of 10MHz reduces the output 50%. Answer 2 (0 votes): Just above Table 16-2: > ...with `a1`and `b1` being the second-order low-pass coefficients of the desired filter type. To simplify the filter design, Table 16 – 2 lists those coefficients, and provides the `α` values The fourth order band-pass filter in that example is built from **two** partial second order filters. This method is called **staggered tuning**. This means that the coefficients `a1` and `b1` of Table 16-2 are second order coefficients, and not fourth order coefficients. Table 16-5. shows low-pass coefficients. Compare with Table 16-1: [](https://i.sstatic.net/vsEGR.jpg) Thus, you can use the _Table 16-2_ and staggered tuning to design your fourth order band-pass filter. ================================================================================
Discussion Chain ID: 701600 ================================================================================ User asked: Confusion About Impedance Matching For Single-Ended and Differential Lines I understand that for single ended RF signals I must ensure that the characteristic impedance of the transmission line matches the load impedance (say 50 ohm). I am a bit confused for differential RF signals though. Do I try and match the differential impedance to 100 ohm and the characteristic impedance to 50 ohm simultaneously? Clarification would be appreciated Thanks Discussion: Comment: I don't think you can make each line 50 ohms and then have a 100 ohm diff impedance at least with typical structures (edge couple microstrip or stripline). This is because the two traces will couple to each other to some extent, and so lower the diff impedance to something less that 2X the single ended impedance of each trace. Answer 1 (1 votes): Usually this means creating two 50Ω lines that form a differential pair. Because both pairs are also used differential they are coupled to each other so you need to calculate the impedance stackup and width for a 100Ω edge coupled external line. If it's internal on a PCB, you'll need the height between both layers. Use a tool like saturn PCB tool to calculate (diff pairs tab). [](https://i.sstatic.net/BfLv6.png) ================================================================================
Discussion Chain ID: 407000 ================================================================================ User asked: What determines Nixie tube digit stack order? I recently watched a video of Nixie tubes being built and another user had asked what determines the stack order of the digits in front of the anode. I searched around trying to find the answer but I couldn't find anything other than several sites with a carbon-copy response that barely mentioned their ordering at all. Originally I assumed it might have something to do with visibility of each digit behind other digits but the order seems _almost_ opposite to me if that were the case. Then I assumed it might have something to do with surface area of a digit and its distance to the anode but again the ordering didn't quite seem to make sense to me if that were the driving factor. Even the Wikipedia page itself shows examples of different stack orders in its pictures of tubes. **So my question here is: What determines the order in which the digits are stacked in the Nixie tube assembly?** <https://en.wikipedia.org/wiki/Nixie_tube>: > One such arrangement is 6 7 5 8 4 3 9 2 0 1 from front (6) to back (1).[7][8] Russian NH-12A & NH-12B tubes use the number arrangement 1 6 2 7 5 0 4 9 8 3 from back to front, with the 5 being an upside down 2. Discussion: Comment: That's a cool question, I want to know the answer too! Comment: i think that the person that designed the Nixie tube decided the stack order ..... it appears to be a matter of aesthetics Answer 1 (3 votes): If it can help, this is the French Wikipedia page of Nixie tube ([Tube Nixie](https://fr.wikipedia.org/wiki/Tube_Nixie)) > Un avantage des tubes Nixie est que ses cathodes ont des formes dessinées de façon à respecter la typographie, à être lues facilement. Dans la plupart des modèles, elles ne sont pas placées dans l'ordre numérique de l'arrière vers l'avant, mais disposées de façon que les cathodes situées en avant d'une cathode illuminée l'obscurcissent le moins possible. Translation: > One advantage of Nixie tubes is that their cathodes have shapes designed to respect typography, to be read easily. In most models, they are not placed in numerical order from the back to the front, but arranged so that the cathodes in front of an illuminated cathode obscure it as less as possible. Discussion on this answer: Comment: As this is from a wikipedia article, can you link to the source that article uses? Comment: Interesting. This would be in-line with my initial assumption but couldn't find any supporting evidence for it. Thanks for your answer! ================================================================================
Discussion Chain ID: 406999 ================================================================================ User asked: NMOS - connect body to source or ground? I've had some weird occurances in labs etc. (using Cadence) where sometimes we would be told to connect the body/bulk/substrate terminal of our NMOS devices to the most negative part of the circuit (ground) and sometimes we were told to connect the body/bulk/substrate terminal to the source? **Which is it and why?** I can recall it did change my circuit simulation results too by a bit. Also, I have the same question for a PMOS (connect to Vdd(most positive part in circuit) or to source?)?? Discussion: Comment: I think it depends on the circuit. Comment: It relates to the body effect. I wish I could explain it, but I don't understand it well myself. Comment: Body effect can hugely increase the threshold voltage. Answer 1 (7 votes): Although in most situations (particularly in instructional settings) this is ignored, FETs are a four-terminal device. The substrate/body of the device acts as a second gate that influences the device behavior. In traditional material this is referred to as the _body effect_ and there are equations to account for how it modifies other device parameters such as the threshold voltage, connecting the substrate to the source is the easiest way to get rid of these equations. In some non-traditional circuit designs this _second gate_ is used to provide additional functionality. E.g., as a lower-gain input to increase the linear range of the circuitry. In most applications this body terminal must be kept at a potential that guarantees that the drain-body and source-body diodes are kept reverse-biased so that the device can function as a FET. In most cases this can be guaranteed by connecting the body junction to the source, this creates a reverse-polarized drain-source diode. In some power applications, this diode is part of the circuit design and power-FETs include this diode characteristics as part of the available design parameters. In other power applications, such as battery-backup circuitry where reverse polarities are normal, the substrate is actually connected to the effective drain terminal of the FETs. However, in most IC technologies the substrate itself is the body of the integrated FETs. P-doped wafers are used as a substrate over which NFETs are built. This means that there is only one substrate node for all of the NFETs in the the whole IC. The only way to ensure that the NFET diodes are kept reverse-polarized is to connect the substrate of the IC to the lowest potential in the whole circuit. For PFETs (which reside in separate N-wells), and in technologies in which both N-wells and P-wells are available, the reason is more about better use of the available space. Connecting the substrate node of such FETs to a different potential, means that the wells have to be kept separated by relatively large distances (the related parasitic devices could destroy the IC otherwise) and that different well contact regions have to be provided. This is done for some designs, but it is better avoided for space efficiency and reliability. ================================================================================
Discussion Chain ID: 406998 ================================================================================ User asked: PCB 6-layer stackup trace reference I am designing a 6-layer board, with stackup like this: 1-TOP slow North/South 2-GND 3-Signal high speed East/West 4-Signal high speed North/South 5-VDD 6-Bottom slow East/West PCB plane spacing is: Layer1 \- 4 mil - Layer2 \- 20 mil - Layer3 \- 4 mil - Layer4 \- 20 mil - Layer5 \- 4 mil - Layer6 I'd like to take advantage of interplane capacitance and pour alternating GND and VDD pours. However, I am not sure how this will work in regards to maintaining a proper reference plane, as the reference plane will have to switch when moving from layer 3 to 4 for example, because the layer 3 pour will block the intial layer 2 reference. Here is an example I threw together. Brown is GND, Blue is VDD, and Pink is the signal in question Layer 1 VDD [](https://i.sstatic.net/1cH8p.png) Layer 2 GND [](https://i.sstatic.net/YXZeB.png) Layer 3 VDD [](https://i.sstatic.net/8qdwe.png) Layer 4 GND [](https://i.sstatic.net/yUHqr.png) Layer 5 VDD [](https://i.sstatic.net/P9vKu.png) Layer 6 GND [](https://i.sstatic.net/MmJOX.png) Non poured view [](https://i.sstatic.net/oLkU2.png) Is this a bad idea, or do I need to stitch vias everywhere to do this? Or will interplane capacitance take care of plane switching? The circuits on my board I am concerned about are ethernet RMII, and QSPI signals clocked at 50mhz. Discussion: Comment: There is no need to use 6 layers for 50 Mhz. The first PC Clones are at 133 Mhz and they use 4 layers, for example. Comment: Circuit density and 500mhz arm require it. Comment: You told 50 Mhz, not 500 Comment: Even if the ARM runs at 500 MHz internally, the interfaces external to it won't, they will still be 50 MHz. Answer 1 (1 votes): Put stitching vias near the signal transition vias. It would help to sprinkle some 0.01uf to 0.1uf caps between VDD and GND. 50 MHz isn't terribly fast, but it is the rise time that matters. ================================================================================
Discussion Chain ID: 406995 ================================================================================ User asked: Determine the poles of this circuit [](https://i.sstatic.net/yFG7G.png) Determine the poles of the following circuit given that W/L is 50/0.5, Id = 1mA, Rs= 1k, Rd = 2k. Assume no channel-length modulation effects. I decided to find the poles by inspection and examining the output node, I see that the ouput pole should be at $$w_{p1} = \frac{1}{R_DC_D}$$ Simarily, the input pole, $$w_{p2} = \frac{1}{R_SC_S}$$ I have no idea how to calculate Cs or Cd. The question specifically asked me to determine the poles. Is there any way to calculate the capcacitances just by using Id and W/L as that's the only thing I haven't used yet. Discussion: Comment: It looks like a homework kind problem. I am sure that there will be a textbook or any other study material that will be explaining how to calculate \$C_S\$ and \$C_D\$ Comment: Regarding the input pole - don`t you think that the input resistance at the source node plays no role? Comment: @LvW Input resistance is 1/gm right? But will that be in parallel with the Rs? I'm not sure about that Comment: Yes - correct. Both are in parallel (both share one common node.) Answer 1 (1 votes): Use the **small signal model** of a MOSFET to find the poles. To use the **small signal** , you will need the **big signal** MOSFET calculations (`Id`, `Vds`). You can find out here: [Small signal models of MOS amplifiers](https://electronics.stackexchange.com/questions/179592/small-signal-models-of-mos-amplifiers). [](https://i.sstatic.net/EZK7K.png) With the calculation of `Vout`, you will find the transfer function involves `Cs`, `Cd` and the resistors. That's how your exercise is done. Take into consideration that in big signal, the capacitors are useless. The calculation of `gm`, the transconductance, is a step you will need. ================================================================================
Discussion Chain ID: 406993 ================================================================================ User asked: Buffer with TL084CN and resistors [simulate this circuit](/plugins/schematics?image=https%3a%2f%2fi.sstatic.net%2fWeCB7.png) - Schematic created using [CircuitLab](https://www.circuitlab.com/) There are two buffers made with the TL084CN, which is part of the conditioning of an LTS25-P transformer. Currently, I have put a 100ohm resistor in the non-inverting input, and the feedback is without the resistor. Is it advisable to add a resistor in feedback? Will the reading be influenced if I do not? Discussion: Comment: What circuit? You can edit your question and add a diagram using the built in circuit editor. Answer 1 (0 votes): Summary: For your case and your sensor is not important. your 100ohm resistance is negligible. when your input resistance (\$100\:\Omega\$) * Input Offset Current_max (\$20\:\text{nA}\$) in the worst case generate \$2\:\mu\text{V}\$ offset voltage, your opamp typical input offset is in range \$3\:\text{mV}\$. so it is not important! Why we compensate the opamp: opamp input is a symmetric architecture and if you change the symmetry this generates offset and gain temperature drift. the opamp input impedance is base on the substrate, for example for your case is \$10^{12}\:\Omega\$. when you put a resistance in the input, the quiescent current of the input pin generate offset voltage in input and difference of current in two sides generate different behavior in temperature. When R compensation is important: * when input_resistance* Input_Offset_Current_max > Voffset or comparable. * When the source has a high built-in impedance * If you need a high gain system. * If drift in temperature is very important even \$1\:\mu\text{V}\$! ================================================================================
Discussion Chain ID: 406990 ================================================================================ User asked: In usb C to audio jack systems, is the DAC in the dongle or in the host? I'd like to design my usb-c audio preamp, but that would be possible only if the analog audio comes directly from the phone, so that my piece of hardware can take the power supply from the usb-c and spit out an amplified version of that signal I looked around the internet and found a lot of contrasting information. Do the dongles receive a digital stream and convert it to analog audio, or are the dongles just a mechanical conversion between connectors and the dac is in the system (typically a phone)? What is the industry standard practice? What does the USB-IF say about audio via usb-c? How an host can recognize when an analog output is required? Discussion: Comment: Hit the edit link and add a photo and link to an example of what you are asking about. Comment: I'm guessing you're talking about Apple USB-C to Audio dongles? The USB-C standard does not include any pins for audio connections. That dongle almost certainly contains the DAC (citation needed). Comment: @Transistor it is a pretty common system in all android and apple smartphone these days Comment: @ChrisFernandez Not only apple. I've seen some pinout drawings that indicate some pins as audio analog outputs eg https://qph.fs.quoracdn.net/main-qimg-660c378d7eff5223fe14d3c0d76d6560.webp Comment: The USB connector end contains a DAC and amplifier. A little web searching will find you teardowns - was able to quickly find the Google USB-C to headphone adapter, the Apple Lighting to headphone, etc. Apple's USB-C implementation would be similar. Comment: @ChrisFernandez That is incorrect. USB-C includes both a digital audio profile, as well as Audio Accessory Mode where traditional analog audio signals are routed over the D+ and D- pins (for left and right channels). So yes, it does include pins for audio, it's in the official USB C spec. Remember, USB-C isn't just a connector with pinouts, it permits dynamic rerouting of signals (which began out of necessity to support reversibility without symmetry, which would cut the effective number of pins in half) and many of the pins have multiple alternate functions. Comment: @metacollin you are correct, thanks for educating me! I had no idea. Comment: How is this a use question? OP SPECIFICALLY SAYS THEY ARE TRYING TO DESIGN ONE, and is asking for industry standards. Comment: @Passerby Before it was a bit too implicit, i've modified the question to make it more clear Answer 1 (14 votes): It depends. There are a few different ways to send audio over USB-C. The first way is the same way USB to Audio dongles work right now: The dongle is an actual USB device itself, one that supports one of the USB Audio profiles. This is a DAC that appears on a USB bus as an audio device, and will work just as readily on a desktop or any other device with USB-C and an OS that supports it. So, in this case, the DAC is very much in the dongle itself. It's more like a USB 'sound card', and will often be a little bulkier and more expensive. However, for most phones with a USB-C to 3.5mm dongle, the DAC is in the **host** device, meaning that the signals going out of the USB-C port and into the dongle are, in fact, analog ones. They're the exact same signals that get sent through any other 3.5mm headphone jack, and generated in the exact same way, by some kind of DAC inside the device with the USB C port. So in most cases, yes, the dongle is merely an electrical/mechanical connection that is adapting a USB-C port to a 3.5mm audio jack directly. It would not make much sense to use a dongle that had an entire DAC and USB audio profile chipset inside it, as this would incur a good deal of cost, consume more power, and be physically bulkier. If the device is a phone, then it already must have a DAC of some kind or it would be unable to drive the speaker that lets you hear the person on the other end of a phone call. These usually come in the form of single chip solutions and will include multiple input and output channels, so this can be done effectively for free. I do not know why, but there seems to be a ton of misinformation regarding this online which it sounds like you've likewise encountered. What I see most often is something along the lines of 'USB-C is digital audio only' or 'USB-C doesn't have any audio pins'. ...and neither statement is true, at least according to the USB-IF, the only body who has any authority on the matter. [](https://i.sstatic.net/s2B7F.png) Or just download the [official PDF](https://www.usb.org/sites/default/files/USB%20Type-C_20181031.zip) (warning, 20MB .zip) and scroll down to page 213, there is a whole section on it. Discussion on this answer: Comment: Note that USB C analog audio is likely only supported by mobile devices, though. On computer hosts, they most likely won't work, and you'll have to use a digital adapter which includes the DAC (and that may be the origin of the "USB-C doesn't have audio pins" misconception). ================================================================================
Discussion Chain ID: 406984 ================================================================================ User asked: Mistake in published paper about magnetic levitation? As I was reading through this paper: [Nonlinear Model & Controller Design for Magnetic Levitation System](https://pdfs.semanticscholar.org/d25a/42958aa11bbd30171a8e496f412a45d22b1f.pdf), I stumbled cross section 3.3 which I could not follow. Summarizing section **3.3 Non Linear Model**. The magnetic levitation system can be described in terms of the following equations. [](https://i.sstatic.net/UsZ6U.jpg) Equation (2) indicates that `L(x)` is a nonlinear function of the ball position `x`. Therefore we need to approximate the inductance for the MLS. The authors chose the following approximation: [](https://i.sstatic.net/9gB36.jpg) They then proceeded to substitute into equation 2. [](https://i.sstatic.net/AZf6s.jpg) **Should it be 2*C or simply C in Eq.5?** How did they end up with equation 5, from equation 2? I am having trouble understanding the origins of the negative sign (which I am sure that there is an explanation to) in the second equation of the image above, but also where the 2 in front of `C` has gone. Is there a mistake here, or am I missing something? Can someone help me with the math and show how this was worked out? Discussion: Comment: Is it only the factor 2 you're concerned about, or is it also something else? Comment: My main concern is the factor 2. However I have also not been able to understand how the negative sign came to be, in the second equation of the third image. Comment: The sign is from \$\frac{d(1/x)}{dt} = \frac{-1}{x^2}\frac{dx}{dt}\$. Comment: Ah, of course! Thanks @SvenB, missed the negative sign in my calculation. Comment: But it is a bit confusing to me though. Is it \$\frac{d}{dt}\left(L(x)i\right)\$ or \$\frac{d}{dt}\left(L(x)\right)\cdot i\$? In either case, something would have gone wrong after that too. Comment: I am assuming it is the latter, due to how the first equation of the third image is depicted. Comment: I don't think so because the second line contains \$\frac{di}{dt}\$. However, they then decided to write \$L\frac{di}{dt}\$ instead of \$L(x)\frac{di}{dt}\$ to add some confusion, and then failed to make a simple substitution. This paper lacks professionalism and should be treated as such. Don't spend too much time on it. ================================================================================
Discussion Chain ID: 406974 ================================================================================ User asked: How to reduce noise in SMPS (Switching mode power supply) circuit I am just using a reference design of SMPS (from Microchip) to boost input voltage from 12V to 90V as the image below: [](https://i.sstatic.net/yKQFk.png) It's working normally but the problem is the noise at the output of 90V. I measured the amplitude Vpeak-peak of noise around 150mV and the repetition frequency is 110kHz = switching frequency of HV9110 controller. My question is how can I reduce this noise to 20mV because it will affect on my signal analysis. Please help me and thanks in advance!!! Discussion: Comment: What's the ESR and ESL or your output cap? Can you reduce them? Do you have space for an CLC filter on the output? Comment: What type of load is connected to the output? What type of output capacitor are you using? Comment: can you add more output capacity? And: really, 150 mV of ripple at 90 V does sound like very little. Where does that 20 mV requirement come from? Comment: The PCB layout has a large impact on the noise voltage. Can you attach your PCB layout? Comment: How are you measuring the noise? You measurement equipment and technique could be causing the noise measurement to be much larger than the noise actually is. Comment: It'd be really important to know what kind of load you attach to the output, like @PeterKarlsen asked 18h ago! Comment: Is the noise exactly at the switching rate? or is the switching chaotic? Answer 1 (2 votes): For the Boost convertor like other convertor you have output ripple and EMI. For output ripple reduction the best way is adding a good CLC filter. Increasing the value of C12 and C16 could have direct effect on your output ripple. For the EMI reduction adding an Snubber RC circuit over the D8 diode or from its anode to ground is also a good practice. Reducing the switching speed of M3 also has direct effect on the generated EMI. Please look at the following document: <http://www.westmichigan-emc.org/archive/SMPS_Teune_Mee.pdf> Texas Instrument document "slva790" is also a good guide for EMI reduction. Discussion on this answer: Comment: note that reducing the switching speed typically increases the necessary size of output capacitance. ================================================================================
Discussion Chain ID: 406970 ================================================================================ User asked: Confusion with relating thermal resistance temperature, and electrical power and heat sinking What is meant by the following?: > In general, a device with a thermal resistance θ equal to 100°C/W will exhibit a temperature differential of 100°C for a power dissipation of 1 W, as measured between two reference points. I don't quite understand the relation between the dissipated power and temperature rise. What should be the way of thinking here? The device datasheet has both max voltage current and power ratings; and it also has the max junction temperature given. How to relate those and what to do is a bit vague for me. Discussion: Comment: Be aware of the thermal resistance of copper foil. If the standard thickness ---- 35 microns or 1.4 miles (1/700th of an inch) ---- then heat flowing from edge to edge (not face to face) will generate 70 degree Centigrade temperature gradient for every watt of heat flowing edge to edge. Answer 1 (1 votes): > What should be the way of thinking here? Due to the θJC the heat flux moving from the junction to the case raises the temperature. Increase either thermal resistance or heat flow and temperature rises. A low θJC is better than low. There are multiple thermal resistances that may be specified. The most common are * θJC * θJA θJC is the thermal resistance from the heat generating junction(s) to the case or thermal solder pad of the device package. θJA is the thermal resistance from the heat generating junction(s) to ambient air. This includes the PCB and or heatsink. θJC is a function of the geometric design of the device and is fixed with minor variation due to manufacturing. θJA is a reference for comparative purposes. Because θJA includes the PCB and heatsink design, this parameter is measured using standardized test conditions typically specified by JEDEC in the EIA/JESD51 documents. Thermal design terminology is explained in this document: [Semiconductor and IC Package Thermal Metrics](http://www.ti.com/lit/an/spra953c/spra953c.pdf) θJC is what you use to estimate the junction temperature (TJ) of the device. TJ is mostly a factor of PCB design and secondly the device package design which is represented by θJC. Power dissipation is a very minor factor. Source: [Semiconductor and IC Package Thermal Metrics](http://www.ti.com/lit/an/spra953c/spra953c.pdf) This Simplified Thermal Resistance Model from [Thermal Design By Insight, Not Hindsight ](http://Thermal%20Design%20By%20Insight,%20Not%20Hindsight) shows the various parameters of interest in PCB thermal design. It also gives the basic calculations to consider for thermal design. [](https://i.sstatic.net/87x3U.jpg) * * * **Other references:** [The Effect of PCB Design on the Thermal Performance of SIMPLE SWITCHER Power Modules](http://www.ti.com/lit/an/snva424a/snva424a.pdf) [Understanding Thermal Dissipation and Design of a Heatsink](http://www.ti.com/lit/an/slva462/slva462.pdf) * * * Answer 2 (0 votes): You have power being dissipated in the junction, that energy flows away thru a thermal resistance which develops a temperature difference between the junction and whatever the other reference point is proportional to the power flow times the thermal resistance, it is just the thermodynamic version of ohms law. You must contrive to respect all of the maximums, and that usually means that you will not be able to for example run max voltage and max current at the same time without fairly heroic efforts at cooling. If say the thermal resistance between junction and ambient is 100C/W, and you have a value for Tj(max) of say 175C, then if the ambient temperature is limited to say 40C, you have a thermally imposed power limit of (175 - 40)/100 = 1.35W. I would further note that you don't generally want to be anywhere near the maximum junction temperature as that hurts reliability. Be very careful about the numbers on the first page of the datasheet, these are usually written by marketing slime rather then engineers, and while not wrong exactly usually do things like giving mosfet ratings at 25C case temperature, and Rds(on) ratings at 25C junction temperature, yes, mosfet vendors looking at YOU. The real usually starts on page 2 or so. ================================================================================
Discussion Chain ID: 406961 ================================================================================ User asked: bike won't start until rider wear helmet I am trying to make a project in which ignition system of bike will not start until the rider would wear a helmet. This can be done through RF Transmitter and receiver, but how it will be achieved? I am confuse about that. Discussion: Comment: Have a look at https://electronics.stackexchange.com/help/how-to-ask Comment: It's best to offer design attempts for criticism here, rather than to throw out ideas like this. Do you have some designs? Answer 1 (5 votes): Break it up in steps: 1. Helmet should 'know' when the rider has the helmet on 2. Bike should 'know' when the rider has the helmet on The first can be achieved in many ways (proximity sensor, LDR, temperature?); but this is out of scope for your question. For the ignition there can also be multiple solutions, like: 1. If the helmet knows that it is worn, it can send a message via RF to the bike. If the helmet is taken off, it also needs to send this to the bike. The bike knows at all times if the helmet is worn. 2. When the user tries the ignition, the bike requests from the helmet the current status. If worn, it starts. The second is better, because it involves less communication, but is also safer (what if the helmet is taken on/off outside the RF range for example). Note that this is not fool proof, so it only works if the rider is 'cooperative'... If it should be fool proof, use a much better way to detect if the helmet is worn; some problems to be fixed: * What if the helmet is worn not by the rider but someone else? * The sensors used to detect the helmet is worn should be fool proof * What if there are multiple bikes/helmet in the vicinity? How does the bike knows which helmet belongs to the rider on the bike to be started? * ... Discussion on this answer: Comment: Querying the helmet is somewhat problematic because it tends to mean needing to keep a radio receiver always on in the helmet (at least when worn) to listen for queries. It's typically a lot more power efficient to just send a status broadcast every second while the helmet is on, and if you want a two-way handshake have that triggered by the helmet's transmission for a receive window shortly following it. Otherwise you're likely to end up needing to establish clock synchronization so that you can have windows for unsolicited bike to helmet transmissions. Comment: @ChrisStratton I thought that most RF's can wakeup a microcontroller, but indeed, the RF should be on. So your solution works better energy wise. There might be a problem if the helmet thinks it's on (like if it is in a dark closet, and using a LDR sensor. So in your case a better mechanism should be in place for detecting what means 'worn'. Comment: A periodic short range radio *transmission* can quite easily cost less power than the sensor you'd use to detect being worn, unless it's something truly passive. An LDR probably won't cut it. A modulated light emitter/detector pair could perhaps work if only operated for a brief instant on the same cycle - while (1) {measure(); transmit(); sleep();} Comment: You mean a light on the bike and a detector on the helmet or vice versa? That sounds interesting. Comment: No, a light emitter-detector pair across the inside of the helmet. Or a capacitance sensor, etc. Many things that might work will require some power to operate, so they may have to only measure periodically. But as has been pointed out, you don't want to shut the bike down quickly anyway, but only with a lot of notice and time (and maybe even not at all). Comment: Have you considered what will happen if you are riding and remove the helmet? will the bike just stop? Good start for an accident.... Comment: @SolarMike ... that why I put the ... at the end, there are plenty of cases where more thought is needed. Probably you need a controlled stop instead of an abrupt stop. You also don't want to be able to continue, otherwise a rider takes off its helmet after ignition (if he doesn't like a helmet). There are plenty of other cases (what if the battery is empty, how to check the sensors are ok, what about a second person on the bike and so on. Comment: @MichelKeijzers sorry, really directed at OP , but yes does start off a good set of questions.. cheers. Answer 2 (3 votes): I will answer both as a bike rider as well as an Electronics Engineer. As a rider when I want to go out for a ride, the first thing I do is to get the key in the ignition, start the bike and let the engine warm up while I get myself ready to ride. Those actions include close jacket, start the bluetooth headset, get helmet on, and put gloves on. The way I see it, if I had to sit there and wait for the engine to warm up, while wearing all of the gear, that would be a product that I would never buy. As an electronics engineer, thankfully I can see other options. Most modern bikes are already fitted with a safety system, that kills the engine if you try to engage the first gear while the foot stand is lowered. A similar kill switch could be added to the system is the helmet is not on, and the rider tries to ride away. I would use a wireless method of communication, either Bluetooth, maybe integrated with the helmet's headset, or any other wireless protocol. As other have mentioned there are plenty of ways of detecting if the helmet is actually worn, LED, switches, or even capacitive measurement. Choose whatever works for you. Discussion on this answer: Comment: +1, you are absolute right about the motorbike start procedure. The helmet goes on last, so you can hear if the bike has some ache. Comment: In some countries what you do is forbidden by law (letting the engine run just to warm up), so the helmet would be helping you to respect that law. Answer 3 (1 votes): The modern solution to everything- use a rear-facing webcam on the handlebars and a bit of AI running on something like a Raspberry Pi to detect a helmet on the head of a human rider. This could be combined with a front-facing "dashcam". Of course the rider could probably fool such a system with a papier-mâché fake helmet (or some unapproved helmet-shaped thing), but if you consider that the main reason riders would avoid the helmet is comfort this would probably incentivize all but the reprobates. You should disengage the ignition cutoff system immediately under any conditions that would represent motion (perhaps putting the bike into gear)- you certain don't want the "safety" device accidentally cutting the ignition when the biker is trying to overtake a truck/lorry with oncoming traffic. There are probably other safety-related considerations that a system engineer would incorporate into the design. ================================================================================
Discussion Chain ID: 701599 ================================================================================ User asked: What to choose for an RF spectrum analyzer A/D conversion I assigned myself a (long term) project to build an RF spectrum analyzer. In the basis it will be a super or triple (depending on frequency band) heterodyne frontend with digitized IF and some final filtering and FFT (FPGA/CPU). The idea is to add demodulation options in a later stage. I am a bit in doubt what would be the best approach for the A/D stage. The chosen A/D converter fs will be around 120 MHz. This allows an IF bandwidth of approx. 50MHz but imposes a steep anti alias filter. Another option is to limit the IF bandwidth to 30MHz, so we have oversampling and decimate in the digital domain. Advantages of the last option: * Theoretically slightly lower A/D noise floor. * Easier anti-alias filtering. * Reduced sample rate for digital filters and FFT Disadvantages: * Slower sweep time (as Spectrum analyzer) * Half of the real time display bandwidth. Currently I tend to go for the oversampling option. Is there any reason why this could be a bad idea for a spectrum analyzer ? Discussion: Comment: How is this different from an SDR front end? Comment: In principle not, although the requirement might be a bit different. Spurious signals might be of less importance for someone who is using an SDR just as a receiver for specific signals, whereas for a spectrum analyzer spurs should be minimal. For an SA dynamic range is important, which might be less of a concern for a receiver. Comment: So are you going to use a fast ADC and an FPGA? Comment: 16 bit 122msps ADC + FPGA ================================================================================
Discussion Chain ID: 406960 ================================================================================ User asked: Base current and Vce relation in NPN transistor output characteristics Regarding the active region of an NPN transistor and output curves, for a fixed Ib when the Vce is increased the Ic increases; namely Early effect. [](https://i.sstatic.net/yl4PR.png) The reason if Im not mistaken is that the increase in Vce makes the base thinner. How can we logically derive the rest from here? Here is what I assume when I look at the output characteristics: > Vce increases--> Base gets thinner ---> The recombination in the base happens less hence Ib tends to decrease---> To keep the Ib same Vbe is increased-->Ic increases because it is directly a function of Vbe But there is a part in my logical arguments which is: "The recombination in the base happens less hence Ib tends to decrease". But the base current is not only occurring because of the recombination but also because of the holes in base diffusing into the emitter. And to me if the base gets thinner the diffusion should be easier and Ib tends to increase. So my confusion is when the Vce is increased Ib tends both to decrease and increase. That then invalidates my logic. Where am I wrong? Discussion: Comment: In short: When the base region becomes smaller - and the base current or the base-emitter voltage is kept constant - a larger amount of electrons from the emitter can pass the base region and, thus, increase the collector current. Answer 1 (0 votes): The depletion region inside base widens with increasing collector voltage. Because of this, the neutral base width reduces. This leads to reduced base recombination current (\$I_{Br}\$). Now Let us think what happens to collector current and base current. 1. Since the electrons (majority carriers) injected from emitter experience less recombination in the base, the collector current increases. 2. Since recombination current is reducing, the back injection of holes (minority carriers) from base to emitter will increase to maintain the base current fixed. This slightly increases the base-emitter voltage. I think you have slightly mixed up the above two points. ================================================================================
Discussion Chain ID: 406959 ================================================================================ User asked: TA12-100 Current Sensor (increase range) I have a TA12-100 current sensor. The circuit have a 200ohm resistor as shown below. At 5A the analog signal hits the roof (1023). My question is - can I increase the resistor to be able to get readings up to 10A(with some lower accuracy I assume)? [](https://i.sstatic.net/GoQ4c.jpg) [](https://i.sstatic.net/1LdTU.jpg) Answer 1 (2 votes): It’s the opposite. You need to _decrease_ the resistor to increase the range, up to a point. The resistor loads the output winding of the transformer and is reflected back into the circuit reduced by the square of the turns ratio. A smaller resistor is equivalent to a smaller resistance in series with your load. However, if there is a metal/ferrite core in this sensor (I believe there is) this core will saturate with higher currents (particularly any DC component which it does not measure). So make sure not to exceed the current specification of the sensor. Answer 2 (0 votes): We generally respect a "Spec sheet" (below). It is designed for 5 amps maximum, not 10 amps. You claim that this sensor is _too sensitive_ , putting out a signal that overloads your Arduino analog-to-digital converter. You would **decrease** the 200 ohm resistor value in order to decrease sensitivity. [](https://i.sstatic.net/zgn8b.png) ================================================================================
Discussion Chain ID: 406958 ================================================================================ User asked: Searching for a transformer for the power board of an Equipe 2400 studio blitz Power/controller This is for a photographer friend, feel it would just be too bad to let this beautiful equpiment stay in the closet because of, as far as I can tell, one blown transformer. The unit is made by Bowens in the UK, model BW-2810, but is now obsolete, they will not fix it. There was a bang from the unit when it went dead. And there are clear soot marks which seem to eminate from the secondary side of the transformer, and no other visible marks or damage. The transformer sits close to the input 220V AC, but I do not know its specifications. See the images I have uploaded for details. It has a label which reads (01993) 883214 L45 G3826/2 and on its plastic casing it is written E138x13.6mm , preceeded with a symbol possibly depicting an M and a P or D. Please see pics for details. I would be extremely grateful for any leads tracking down the specs of this transformer, as well as, obviously, any pointers to where I could get a compatible one. I have tried searching for the above info with no results. [](https://i.sstatic.net/ZaqT9.jpg) [](https://i.sstatic.net/3Mc1c.jpg) [](https://i.sstatic.net/NcrTt.jpg) [](https://i.sstatic.net/5kdDw.jpg) Answer 1 (1 votes): The transformer marking (01993)... is a UK telephone number, [OEP](http://www.oep.co.uk/) is the manufacturer. There's a high chance they will sell you a similar transformer or be able to tell you the specs from that part number. If you are stuck I would highly recommend <http://www.avantipowerrepairs.co.uk> as that looks like some serious (as in, potentially dangerous) capacitance in the unit. Discussion on this answer: Comment: Thanks a lot! I have sent the manufacturer a request. And you are right, the frikkin capacitors have 2400 uF 500V ratings each... ================================================================================
Discussion Chain ID: 406957 ================================================================================ User asked: Rising Edge-Triggered Truth Tables I'm trying to debug some issues in an old (early-90's is old now, isn't it?) circuit, and noticed something in at least two different chip's truth-tables, and thought I'd ask here.. In the 74LS74 (Positive Edge-Triggered Flip-Flop) and the 74LS374 (Edge-Triggered Latch) datasheets, there are truth tables, showing in summary how data inputs are latched to output when the CLK input rises. The truth-table then shows the status of the outputs when the CLK is driven low. However, looking at this old design, it looks like the original designers are holding the CLK high; not low. There's nothing in the truth-table and no mention (that I've found) in the datasheets about what to expect when the CLK is held high. (Is it safe to assume, since it's NOT a rising edge, the outputs are already latched and will hold, just like if the CLK was low? Edit to add, per comment: I was looking at copies of the TI sheets for both the chips above. ONE of the chips I got another vendor's sheet - and realized it was just a word-for-word copy of the Ti sheet I had, formatted differently. Discussion: Comment: Many 74xx ICs were/are multi-sourced, i.e. there might be multiple different vendors with different datasheets for the 74LS74; can you link to exactly the one you're looking at, please? Comment: @MarcusMüller .. Good point. Added the info. Was using Ti sheets at the time. Comment: Marcus meant add an Internet hyperlink. Answer 1 (1 votes): Using the TI datasheet sdls119.pdf description section (sheet 1) and schematic analysis on sheet 3, if the clock is high or low the D input is ignored. BTW the TI datasheet is the only one so far that I've found that doesn't explicitly mention this, old Motorola and Fairchild datasheets specifically say once the clock is high or low the outputs are frozen. If outputs follow a static "clock" signal then it's referred to as a transparent latch. Discussion on this answer: Comment: Interesting, appreciated! If that's the case - and I have no reason not to believe you - then they knew this when designing the circuit as well, and planned on it. ================================================================================
Discussion Chain ID: 406949 ================================================================================ User asked: Using 12.0v 2.0A charger on 7.2v 1.5Ah No Li-Ion Drill Someone lost the charger, I have a 12.0v 2.0A charger on 7.2v 1.5Ah No Li-Ion Drill What are the risks? Thanks Discussion: Comment: On top of what Elliot said, the second one isn’t a charger, but an adaptor. Comment: The specifications printed on the drill are of the battery pack - note for example that the units are Ampere Hours not Amperes. **They do not indicate how to charge it**. It's unclear if the charge controller must be external, or if DC power should be applied to an internal charge controller. Without knowing this, there is nothing you can safely do other than cease using it or obtain a matching charger or charging power supply from Ikea. This is an off topic question about the *usage* of consumer electronics, not an on-topic question about their design supported by necessary details. Answer 1 (4 votes): The risks are fire and explosion, and these are pretty likely to occur if you connect a 12V charger to a 7.2V LiIon battery. Use a charger that is designed specifically for the battery you have. Discussion on this answer: Comment: OP doesn't even have a **charger**, just a 12v power supply which will just pour current into the battery until it catches fire. Comment: Just to be abundantly clear, what Elliot is saying here is **_DO NOT DO THIS_**. ================================================================================
Discussion Chain ID: 406944 ================================================================================ User asked: Voltage across LED and source when LED is floating from one end Refer to these pictures and can you explain why is there 3.335V coming across LED and the LED isn't even turning on. Also to note is that changing the resistor value does not change voltage at D2(A2) when switch is open. (I am using the D2(A2) point as an input for a microcontroller). (This is also the same voltage coming in my real life circuit) [](https://i.sstatic.net/mlazD.png) [](https://i.sstatic.net/3HkKU.png) **Addition!!!** **Extra Points:** Also is it safe to use the point D2(A2) as input to a micro-controller (PIC18F46K22) with it being brought to 0V when SW1 is closed and being brought to high logic level when the SW1 is open. Discussion: Comment: Implicated: the electronics geek's habit of measuring all voltages from a reference GND, that the black lead gets clipped to *and never moved*. That habit combines amusingly with, say, thermostat wiring, where everything's relative. One guy gave us all refs relative to a screw in the case, the screw went 100% into plastic... Anyway, break that habit. Free your black lead! Answer 1 (7 votes): You have the answer there in the properties page. The drive current is 10mA. With your 10k resistor, how much current do you think is going through the LED? The forward voltage of the LED is (almost) constant (is does vary with current/temperature slightly), so changing the resistor value won't change the voltage over the LED. What it will do, is change the current going through it. Your properties page shows a 2.2V drop over the LED. You have a source voltage of 5V. To find the current through the LED, use the formula: Iled = Vs-Vled/R Using this, you can see the current going through your LED is: (5-2.2)/10000 = 280uA which is nowhere near enough to turn it on. Try changing your resistor to something like 220 or 330 ohms and you will see it turn on. Here is your circuit as you have it set up (using the exact same components): [](https://i.sstatic.net/cR4b3.png) Look at the current. Not enough to light it up. Here it is with the resistor changed: [](https://i.sstatic.net/a7F2n.png) LED on. **EDIT** It was pointed out by brhans that I may have misread the question. If you are wondering why the voltage you are measuring is not the 2.2V you are expecting, it is because you are **not** measuring across the LED. You are actually measuring the voltage across the switch. This means anything you change above it will not affect the voltage across it, as the switch is constant. If you want to measure the voltage over the LED, then you need to move your probe above it. With the switch open, it will be near enough 5V, and the bottom probe will be the voltage you are measuring, which is the diode drop with zero current flowing. Close the switch and you will see the voltage changes. To show you what I mean: [](https://i.sstatic.net/Qsgoo.png) This shows the expected results. Close the switch and you will see the numbers change: [](https://i.sstatic.net/WZTuM.png) Note that the switch has an open resistance of 100Mohms. As andy aka points out, this will account for the voltage level you see. Discussion on this answer: Comment: My interpretation of the question is that the OP is asking why things are that way *with the switch open*. It appears that he is expecting to measure 5V at D2(A2). Comment: @brhans Oh..... Whoops, I must have misread that! Thanks for pointing it out Comment: @brhans answer has been edited to cover this scenario. Let me know if you think I have misinterpreted something else! Comment: 100MOhm switches? Try Leviton brand. I gather the simulator puts in that value to avoid divide-by-zero errors? Comment: @Harper not sure exactly about why the simulation uses that vaue. I just looked up the properties of the part and there it was! Answer 2 (4 votes): This looks like a simulator artefact: the software simply substracts the forward voltage of the LED from the battery voltage and displaying you that. This is also what you would measure with an analog voltmeter between A2 and ground. In reality, the LED has a finite parasitic resistance which would eventually bring both its pins to the same voltage, i.e. 5V. Answer 3 (3 votes): When you measure D2(A2) node in the real world your multimeter will have a finite input impedance of around 10 Mohms and that will force a small current through the LED in the low microamp range. Given that the voltage is about 3.33 volts, I would suggest that a 10 Mohm input impedance multimeter is taking a current of 0.333 uA. Raising the 10 kohm resistor to a much bigger value will start to reduce the D2(A2) node voltage so maybe try this in order to get a better understanding of why this is happening. Regarding your simulation, an open circuit switch may indeed have an internal parameter that is 10 Mohm so check the parameters of the switch. Discussion on this answer: Comment: I checked the model in Proteus, and the open circuit resistance is 100Mohm. I am unsure about the measurement probe though. Using a Voltmeter has its own resistance, but not sure about the Voltage probe used there! Answer 4 (0 votes): There isn't 3.336V across the LED - that's the voltage at that point with respect to ground. So there is actually (5-3.336) i.e. 1.664V across the LED AND the resistor, which is too low to light the LED. But even with the switch on, as MCG points out in his answer, the 10K resistor won't allow sufficient current to pass through the LED to light it up. Discussion on this answer: Comment: In actual practice even with the 10k ohm resistor the LED does turn on enough to see it clearly when i close the switch. ================================================================================
Discussion Chain ID: 406943 ================================================================================ User asked: Is Multiplexing Fast Charger Safe? I got a original Samsung 2A output phone charger. If I open inside and add some wires and USB port to the circuit board and try to charge 2 devices in same time, what happens? Is it safe? Can I get two of 2A output in a same time? Discussion: Comment: Nope. That would more likely cause a fire - or cause you to get a dangerous shock when touching mains voltage. Answer 1 (3 votes): That's not multiplexing. That's just putting two devices in parallel. It is common to power multiple devices from one powersupply. It probably won't work well in this case, though. You only have 2A, so if you try to connect two devices that each need 2A then your powersupply will only deliver 2A and the devices won't get the current they need. Worst case, the charger burns out and causes a fire (unlikely if it really is from Samsung.) Possibly it will shutdown if you put too much of a load on it. That would be safest. Most likely it will deliver some current but not enough and then neither device would charge properly. If the charger does any kind of communication with the devices, then you shouldn't try this at all. Some do, some don't. * * * Do **not** open the case. From your question, you would seem to lack the experience to work on line voltage safely. You can put two cables in parallel without opening the case. If you want to try powering your two devices from one supply, do it that way. You will only have to deal with the (relatively) safe 5V on the USB cable. ================================================================================
Discussion Chain ID: 406941 ================================================================================ User asked: ULN2003 Saturation Voltage help I'm busy designed a PCB that will use a Raspberry Pi's GPIOs to to drive several optoisolators. Additionally I'm also interfacing with an IO module that works with HIGH > 1V. Because of the number of optoisolators I'm using I don't want to overload the Pi's GPIO's and planned on using a ULN2003 to do the heavy lifting and drive the opto's. Additionally, I would like to use the inverted output of the ULN2003 to drive the aforementioned IO module. My knowledge is mostly in digital systems, so the only place I have used the ULN2003 before was to drive some LEDs from GPIOs. [Keep in mind, my knowledge is mostly digital systems, and the occasional n-channel mosfet, which in my mind is also "digital". I have virtually zero knowledge of transistors.] Now I'm struggling to understand the 1.0V approximate "collector-emiter saturation voltage". I thought that there would be a close-to-zero ohm resistance between the OUT pin and GND of the ULN when the IN pin is high. But now I read on a guide: > Keep in mind that you will have a voltage drop of about 0.9v-1.0v over the UL2003 when in circuit. I'm a little bit lost here. I've drawn up a schematic to help. All GND's are common. [](https://i.sstatic.net/dV2XG.png) 1. Does this saturation voltage mean that XMM1 will measure about 1V when the input is high? Multisim doesn't want to simulate the ULN. 2. I found a Toshiba component that looks identical to the ULN2003 but uses DMOS (I assume this is closer to N-channel mosfets, which I'm more familiar with). The Toshiba TBD62003 ([datasheet](https://datasheet.lcsc.com/szlcsc/TOSHIBA-TBD62003AFWG-EL_C146357.pdf)) which is also slightly cheaper than the ULN2003. [](https://i.sstatic.net/zTTgk.gif) Can anyone tell me if it can be used as a drop in replacement for the ULN2003 in the schematic above. (Just hook up the GND pin, load's negative side connected to OUT1 and GPIO drives IN1)? By the looks "equivalent circuit" it uses a n-type mosfet? EDIT: I found a very useful [application note](https://toshiba.semicon-storage.com/info/docget.jsp?did=30607) by Toshiba which shows that is pretty much a drop-in replacement. [](https://i.sstatic.net/FcdFV.png) Discussion: Comment: Probably a drop-in replacement. Answer 1 (1 votes): You should surely be able to use the DiMos part in place of the ULN2003 in the application you have shown. The big advantage of the DiMos part is that when the output FET turns on it will pull the output much closer to GND than the ULN2003. The transistor drivers in the ULN2003 are configured as Darlington pairs of NPN transistors to get high gain. Unfortunately there is a price to be paid for that configuration in that the output transistor can never fully saturate and will end up having that voltage drop of about a volt. Answer 2 (1 votes): While Michael Karas' answer is correct, it does not simply answer your questions, so I will. > 1. Does this saturation voltage mean that XMM1 will measure about 1V when the input is high? Multisim doesn't want to simulate the ULN. > That's exactly correct. The saturation voltage is simply the voltage across the output when it is fully turned on. You'll notice that it increases with increasing load current. > 2. I found a Toshiba component that looks identical to the ULN2003 but uses DMOS (I assume this is closer to N-channel mosfets, which I'm more familiar with). The Toshiba TBD62003 (datasheet) which is also slightly cheaper than the ULN2003. Can anyone tell me if it can be used as a drop in replacement for the ULN2003 in the schematic above. (Just hook up the GND pin, load's negative side connected to OUT1 and GPIO drives IN1)? > Again, you're correct. And you'll find that the saturation voltage for the Toshiba part is generally lower than for the ULN, at least for lower currents, like 100 mA. This will let the part run cooler. At higher currents, about 350 mA, the two are comparable in voltage drop. Discussion on this answer: Comment: Thanks for the info! Is the 1.0v drop specific to a darling-array or at least the implementation in the ULN2003? I expect a normal transistor used in a traditional sense to have a near-zero resistance across the collector and emitter when turned on? Comment: A "normal" transistor will typically show a Vce of about 0.2 to 0.4 volts, depending on the exact ratio of base current to collector current. And on the transistor, of course. You simply cannot drive 10 amps with a 2N3904. A Darlington configuration will reach minimum voltage with much less base drive, but you can expect about 0.7 to 1 volt extra Vce. And the ULN2003 uses Darlingtons. ================================================================================
Discussion Chain ID: 406937 ================================================================================ User asked: LTspice- Huge current spikes across MOSFETs in full-bridge inverter I have designed a simple full bridge inverter in LTspice. The outputs for voltage and current are as expected however I have huge current spikes across the MOSFETs which I am using as switches and are controlled by PWM. Is there a reason for these spikes? Am I missing something from the circuit? I have tried a number of different MOSFETs and diodes and increasing the resistance of the MOSFETs reduces the spikes but not by very much. Here is the graphs I get from LTspice, Id(M1) is the current into mosfet 1 and Is(M1) is the current out, which you can see are far too high the other graphs show the current across the resistor and inductor of the load and the voltage out. [](https://i.sstatic.net/hBb6Q.png) And here is my circuit [](https://i.sstatic.net/TttWl.png) Thanks in advance Discussion: Comment: Not related to the current-spike issue, but this schematic is yet another instance of the classic problem of trying to drive high-side N-channel MOSFETs with ground-referenced signals that don't swing any higher than the main supply voltage. Comment: @DaveTweed why is that a problem? I could increase the Vhi to increase the signal voltage above the supply value? Thanks. Comment: The source cannot rise to a voltage greater than Vgate - Vthreshold. This is known as the source-follower configuration. Answer 1 (4 votes): The load is at least 5 ohms so, from a 10 volt supply it cannot take more than 2 amps and this just leaves how you are driving the MOSFETs. If you don't apply a little bit of "dead-time" when changing the PWM polarity you will get a phenomena called "shoot-through". This is because the MOSFETs don't immediately switch-off when disabling them and you can certainly get massive spikes of current when this happens. Discussion on this answer: Comment: ah I see, that makes sense, I will look into the best way of introducing dead time into the circuit, many thanks Comment: another option is to put an inductor before the h-bridge, that will reduce the current surge during the cross-conduction time. Answer 2 (0 votes): Most likely your current spikes are the charge and discharge currents of the mosfets parasitic caps in this case Coss. This happens when you are not implementing ZVS. Goggle Phase shifted full Bridge (ZVS). ================================================================================
Discussion Chain ID: 406932 ================================================================================ User asked: Adjusting the voltage for a small speaker I have a 4Ω 3W speaker and I plan to use it with MAX98357A amplifier. I need to make sure the speaker receives optimal voltage. When I test the voltage output from the amp playing nothing, I get 2.5V. I assume this is how zero level looks like, and when sound starts playing, it would oscillate between 0 and 5 volts. I don't have oscilloscope to confirm this, though. From the P=V²/R I can calculate the voltage: V=sqrt(P*R)=3.46 volts. I am not sure whether that is safe with my amp that gives 2.5V at rest. I am looking for advice whether I should adjust the voltage coming from the amp. Discussion: Comment: Both output pins on the MAX98357A are at 2.5V with silent input. Ignore that 2.5V DC - it doesn't affect your speaker at all. Comment: You adjust the audio voltage comming out of the amp by adjusting the volume control - higher voltage gives higher volume. Answer 1 (1 votes): > From the P=V²/R I can calculate the voltage: V=sqrt(P*R)=3.46 volts That's equivalent to 9.8 volts p-p and, if you are prepared to accept a distortion level of around 10% then that is what the MAX98357A amplifier can deliver into a 4 ohm load. If you are only prepared to accept 1% distortion then 2.5 watts is what the data sheet says you can expect. However, if you are using it for music then be aware that a sine wave test doesn't really tell you much because the dynamic range (peak to RMS) for music is greater than 10 dB (compressed music) and usually much more for speech and other forms of music. For a sine wave the dynamic range is 3 dB (peak is 3 dB above RMS level). > I get 2.5V. I assume this is how zero level looks like Correct (for a 5 volt supply and MAX98357A bridge amplifier). Answer 2 (0 votes): When there is no music playing you should have 0 volts at the speaker. This is achieved with a decoupling capacitor in series with the speaker. If the amplitude of the signal is 5V, the RMS voltage is 5V/sqrt(2)=5V/1.41 = 3.55V. The power delivered to the speaker is ((3.55V)^2)/R=12.6/3=4.2, which is just above the power rating of the speaker. You can try lowering the supply voltage of the IC for that. Discussion on this answer: Comment: The MAX98357A has floating outputs. The speaker goes between the two output pins, not output and ground. No capacitor needed. The two output pins will both output 2.5V with a silent input. ================================================================================
Discussion Chain ID: 701596 ================================================================================ User asked: Dual power input I'm reviewing this Dual power system. 1. Why do systems need dual power inputs ?` 2. Are the inputs pulled to system simultaneously, or is it one at a time? [](https://i.sstatic.net/Kt1Iq.jpg) [](https://i.sstatic.net/Y2uAB.jpg) [](https://i.sstatic.net/OrYf4.jpg) Answer 1 (1 votes): There is no dual input, the source to MCU can be selected from one supply. In this case the R184 is marked "NL" which likely means "Not Loaded" so it is left off, and only R420 is used to select supply. Sometimes you need to be able to change how submodules power in relation to each other, maybe for different reasons, like different options, or that the proper sequence is not determined before board is ordered and it can be chosen after testing which is the proper sequence. Discussion on this answer: Comment: Further more how come There's no reverse protection diode? Comment: @Kabangu93 Like I explained, the circuit has manufacturing time options to select which regulator and only one of them can power the MCU. You either leave off R184 or R420. You leave both off and MCU has no power. You mount both and the power supplies are shorted together. So of course there is no diode and no need for diodes at all - only one power source is ever connected to MCU after board is mounted with components. You could achieve the same with jumpers or switches. Answer 2 (0 votes): Depends on the system. Usually you would have dual power inputs either for redundancy (one power supply fails the backup takes over) in critically reliable systems that can't tolerate down time. This also facilitates a repair while the system is "on-line". The other reason is usually for battery backup in case the mains power fails, a battery supply takes over (similar to a UPS). Whether the inputs are used simultaneously depends on the architecture of the system and the application. Discussion on this answer: Comment: Further more how come There's no reverse protection diode? Comment: @Kabangu93 That's not clear. Where are you expecting this reverse protection diode? Do you mean a freewheeling diode? That's only needed for inductive loads. Or do you mean a reverse-polarity protection diode? That wouldn't be needed if you can only plug the upstream power source in one way i.e. you can't hook the polarity up the wrong way. Answer 3 (0 votes): **1.Why do systems need dual power inputs ?** Usually to increase the amount of current that is able to be supplied. These are 3A power supplies so if your load requires, say 4A, then one of these power supplies would not be able to supply enough power. If you tried to pull 4A from a 3A supply typically you'd see the output voltage of the supply drop. Using the MCU in this circuit as an example (the output of U42 is labeled "MCU_3v3" so there must be some MCU down the chain), when 3.3V drops below the minimum input voltage the MCU would likely power down. The dual supplies with their outputs tied together are able to supply up to 3A+3A=6A now. They share that load equally (perfectly in the ideal world, not so perfectly in the real world) so if again you require 4A total from the dual supplies then one supply is providing 2A and the other is providing the other 2A. Other than just needing dual supplies to supply the required amount of power, there can also be reasons like: Derating / Reliability -> running a supply at or near maximum capacity can shorted the lifespan of the device. Each supply in a dual supply system requires half the demand as opposed to a single supply system. Thermal -> Each supply will self-heat due to inefficiencies within the part. This part is rated to 150C. Say you have to put this part in an environment that is 100C and based on the load requirements you expect that part to self heat another 50C. Your part would reach 150C an again you're stressing it. With dual supplies your split the load and halve the self heating of each part so they would only get to 125C **2\. Are the inputs pulled to system simultaneously, or is it one at a time?** Probably simultaneously. Would need a little more context to say forsure but U25's input is supplied by 5V and U42's input is supplied by 12V. If i had to guess, the 5V regulator is probably powered by the 12V regulator so if that is the case technically U42 comes on first and then U25 comes on shortly after. There could be something going on elsewhere in the circuit that intentionally holds off the 5V regulator from turning on so there's actually significant amount of time between U42 ad U25 coming on. But I doubt it since the outputs are tied together so then U42 would backfeed into the output of an unpowered U25 which isnt good. Speaking of backfeeding, it looks like U42 is powered from two separate 12V rails. D59 and D60 provide isolation so that they do not contend with each other but can still share the input current load into U42 just like how U42 and U25 share the output load. Discussion on this answer: Comment: Good catch in the other answer by Justme. Looks like R184 is not populated so in this case there would actually be no backfeeding into an unpowered regulator Comment: Further more how come There's no reverse protection diode? ================================================================================
Discussion Chain ID: 406930 ================================================================================ User asked: Split Ground plane with motor drivers This is a PCB with few stepper drivers. I have a question about the ground plane. I have this idea to split the ground plane for each driver, so, I force the return path to pass through the capacitor. [](https://i.sstatic.net/aSMO5.jpg) [](https://i.sstatic.net/eZbUE.jpg) [](https://i.sstatic.net/yq1oA.jpg) What is your opinion about this? the cut may create some noise, and it will affect the thermal dissipation. thank you! Discussion: Comment: sorry, not sure what you have in mind; can you draw in a schematic that shows what these capacitors connect? Why do you want to enforce that? If you want to enforce that, why not put the capacitor at the motor connector instead of somewhere else? *Really confused.* Comment: the current goes to the driver... and all the datasheets recommend the capacitor on the driver input. Comment: Not getting any clearer sorry. Please draw a schematic. Comment: this is a board with 3 stepper motor drivers , and I would like to optimize the ground plane for all the powe zone of the board. Comment: yes, I got that. Draw a schematic. Comment: done! i will never make al living with my drawing skills Comment: There is an embedded schematic drawing system in your [edit](https://electronics.stackexchange.com/posts/406930/edit) if you press ctrl+m while in edit mode. But I'm fairly certain that even if you made this with a proper schematic, it won't help anyone. - We shall wait for people with mind reading skills to come. Comment: @JavierLoureiro thanks for the schematic. Now, my question really is: what are these pins that you connect there? But, this is progress. So, these ICs (whatever they do, and whatever pins they have) would be directly at the output connectors, right? And the capacitors would be as close as possible to these, too, right? Where would you even *need* a ground plane aside from the ground side of the capacitor? In your schematic, that's the only place where ground is used... So, I don't see where, geometrically as well as electronically, you'd have that split ground plane. Comment: well, the IC is a stepper motor driver, so I omitted the signals to the MCU , and many other signals for the board. It is a 4 layer board, and one is the gnd plane. The stepper driver has two h bridges that power two coils from vmotor. The 4 pins are connected directly to the motos. My question is about the return path to the power connector on the board, placed far from the ic drivers and the motors. Answer 1 (1 votes): I would prefer the solid/whole board for two reasons: 1. The motor connections will generate common-mode emissions. Better to treat the whole board as one solid plane for EMI purposes. That is: expect similar noise levels (to what's going to the motors) at the inputs or comm ports or whatever else is connecting to this board. 2. Better thermal performance. Consider filtering on the motor outputs, even very basic (e.g. ferrite bead or CMC), to help reduce emissions. Depending on severity and requirements, this can be both a regulatory and functional problem. For more in-depth filtering, preferably treat each output terminal as its own inverter (half-bridge) filtered with respect to ground, so, an LC filter to GND from each pin. Note the C needs to be dampened, because the motor does not present a terminating resistance for the filter (it's inductive). To solve this, we typically use an Rs+Cs in parallel with the C, with Cs > 2.5 C and Rs = \$\sqrt{L/C}\$. Answer 2 (0 votes): consider this [simulate this circuit](/plugins/schematics?image=https%3a%2f%2fi.sstatic.net%2fcX1Iz.png) - Schematic created using [CircuitLab](https://www.circuitlab.com/) The bottom circuit get the motor currents from the global 1,000uf (1mF); the magnetic fields are enormous, and ringing is uncontrolled. The large loop areas will store lots of energy, and switching will be slow because the stored energy has to build up and then later dissipated. Because of the large loop area, the field will decay as 1/Distance until you are far away. The top circuit, with 100uF right at the pins of the Power Driver, has minimal loop area and thus minimal stored energy, thus fastest switching and lowest power dissipation (coolest operation). The 1uH passes very little high frequency to the Global 1,000uF cap, thus there is little radiation of high frequency energy and easiest task in passing ElectroMagnetic Compatibility tests; the 1 Ohm dampens the L+C (1uH and 100uF), tho 0.1 ohm may be more optimal (Rdamp = sqrt(L / C)). Notice the use of **Twisted Pair** wiring to the motor. You could also used Twisted Pair from the Global 1,000uF to the local 1uH and 100uF. Because of the small loop areas (100 uF to the Power Driver, the magnetic fields will be smaller and will attenuate faster. ================================================================================
Discussion Chain ID: 406928 ================================================================================ User asked: Is this an artifact of DDS technique? When I sample a sine wave output of a DDS based bench function generator I have noticed there is always harmonics of the fundamental frequency. For example, below is the function generator's output set for 2Hz 1Vrms sine wave in time series and this is sampled by a 16-bit single ended DAQ at 1kHz sampling rate: [](https://i.sstatic.net/NWB1R.png) And here is the FFT spectrum of the above stored signal. [](https://i.sstatic.net/zF030.png) Then I went to a DDS chip's [datasheet](https://www.analog.com/media/en/technical-documentation/data-sheets/ad9833.pdf) and observed this type of harmonics in some of the plots. I'm not sure whether these two are related but here below from page 9, one of such spectrum: [](https://i.sstatic.net/G0497.png) What could be said about these observations about the harmonics? Is that because DAC part of the DDS? Or can that be a totally unrelated cause? Discussion: Comment: I guess it is due to aliasing. Quite common phenomena that you have to filter with analog filter, not possible if you want to have an arbitrary output frequency - large bandwidth. Comment: @MarkoBuršičma. It almost exactly matches dstasheet spec. No reason to attribute this to aliasing Answer 1 (2 votes): > What could be said about these observations about the harmonics? Let's get this into perspective; the 2 Hz fundamental has an amplitude that is about 60 dB greater than the 2nd harmonic at 4 Hz. In real numbers 60 dB is a ratio of 1000:1 or 0.1%. This is not really that significant and given that the output of a DAC has an integral non-linearity error that can be several LSb it doesn't surprise me at all. Above 6 Hz the spectrum is getting muddier but you are down in the real basement of the signal and DDS will produce artefacts at this very small level. Answer 2 (2 votes): Most DDS chips use a small ROM as a sine lookup table in order to generate the data that feeds the output DAC. This ROM has limited resolution in both time and voltage. The fact that the ROM addresses generated by the DDS logic don't step symmetrically through the ROM (except at certain "special" frequency settings) means that there will be some low-level harmonic distortion in the output. If you want to reduce this, you can add some extra band-pass or low-pass filtering in the analog domain. ================================================================================
Discussion Chain ID: 406925 ================================================================================ User asked: Necessity of an external watchdog timer What is the need for an external watchdog timer for a microcontroller? Most of the microcontrollers are designed with an internal watchdog timer. However, in some of the circuits they are using an external watchdog timer (such as PIC16F1824). Answer 1 (35 votes): A watchdog timer can guard against hardware bugs in ~~buggy piece of ...~~ cutting edge microcontrollers. One that we recently used, from a famous brand, had I/O pins that occasionally missed their interrupts, sometimes did not start up correctly, and where the integrated watchdog sometimes failed to reset the system in a known-good state. This did not show up until we started with long time reliability testing, and it was easier to add an external watchdog than to change the microcontroller. If you have more than one IC on the PCB you may also need an external reset-IC or voltage monitor to make everything boot up reliably. Many of these can also serve as a watchdog. Discussion on this answer: Comment: "integrated watchdog sometimes failed to reset the system in a known-good state" - this is functionally equivalent to "there is no internal watchdog". Comment: @DmitryGrigoryev -- "there is no internal watchdog" ... Yes, but do you then disable the internal watchdog? I'm proposing that a malfunctioning internal watchdog may be worse than turning the internal watchdog off (and replacing it with an external watchdog) because of the need to limit the exponential growth of complexity. Reiterated, do we keep the internal watchdog on because It might be helpful, or keep it off because it is unreliable? Comment: @MicroservicesOnDDD In a commercial product with safety requirements, an unreliable watchdog would be enough of a reason to pick a different MCU. In a toy-grade product you can of course live with a buggy watchdog, or without a watchdog altogether for that matter. Comment: @DmitryGrigoryev -- Sorry that I was not more specific. This answer by 'pipe' said, "This did not show up until we started with long time reliability testing, and it was easier to add an external watchdog **than to change the microcontroller.**" So, in that case, your company has **already chosen not to "pick a different MCU".** Therefore, in this situation, do we keep the internal watchdog on because It might be helpful, or keep it off because it is unreliable? (All other things being out of our control.) Comment: @MicroservicesOnDDD I missed that bold part, sorry. I would disable the internal watchdog if an external one is added. Keeping it enabled is a pure liability: you need to maintain the watchdog software functions, test them, etc. but you still can't rely on them. Answer 2 (35 votes): It is hard to argue, that the internal clock of the internal watchdog is actually independent of all the other clocks and always running like it should. So for certification it is usually much easier to place an external watchdog on the board and say: look there is our watchdog, it must be triggered by the MCU at that interval, which is shorter than our time to failure, so our device is safe as we defined it. * * * To address some of the comments: > "and always running like it should" - Good point. It may be harder to prove that your software correctly initializes the internal watchdog under all circumstances than just employing a watchdog chip and refer to its datasheet. This is usually proven by a fault insertion test, which you present to a body of the certification. So you show them the code where your initialization happens, and where the triggering of the watchdog happens. They usually ask you to modify the code in such a way that the triggering of the watchdog is stopped after a certain time has elapsed and check whether the controller is reset correctly. > Or to prove that your code doesn't contain a bug that accidentally disables the internal watchdog. At least on some controllers the watchdog is called independent and has its own clock source and cannot be disabled by software means, only a reset of the controller will disable the watchdog. At least in theory - it's easy to show that you cannot stop it by software but hard to prove that the clock is truly independent and will not stop under EMI. > Or to prove that your code doesn't run wild continuously resetting the external watchdog as fast as it can. Problem solved. ;-) For that case you use a window watchdog which has to be triggered at certain intervals and if you fail to do so (trigger it too often or too less) will reset the circuit. The STM32 I'm working with have an internal window watchdog, but it runs from PCLK1 which is derived from the main clock, so I don't think it is as useful as an external watchdog with its own clock source. > Or that some genius doesn't put the watchdog service routine inside a timer ISR, so the main code can crash but the interrupt keeps firing & servicing the watchdog perfectly... That certainly is true, but hopefully a review will put that genius back on his chair - but hey when I started out, that was my first idea as well :D. During the certification processes I've been part in, they always had a look at the watchdog part of the software. Discussion on this answer: Comment: "and always running like it should" - Good point. It may be harder to prove that your *software* correctly initializes the internal watchdog under all circumstances than just employing a watchdog chip and refer to its datasheet. Comment: @JimmyB Or to prove that your code doesn't contain a bug that accidentally disables the internal watchdog. Comment: @TripeHound Or to prove that your code doesn't run wild continuously resetting the external watchdog as fast as it can. Problem solved. ;-) Comment: Or that some genius doesn't put the watchdog service routine inside a timer ISR, so the main code can crash but the interrupt keeps firing & servicing the watchdog perfectly... Comment: @JohnU, that, however, would not seem like something an external IC would help with. Comment: @ilkkachu A windowed watchdog might... Answer 3 (15 votes): Some products must meet safety requirements, either determined by the manufacturer or to meet international safety standards such as IEC 60730-1, or the older UL1998 which is still in use in the US. The internal watchdog functionality in any given microcontroller **may or may not** be adequate to be used. An external WDT may be used in combination with the internal WDT in some cases. Certain microcontrollers such as TI's Hercules series take safety critical system applications very seriously and are more likely to meet strict requirements, however they may not be appropriate for cost-sensitive applications. Typically the WDT is one of a number of ways to reduce the likelihood of a failure causing catastrophic damage to property or injury to life. Other things such as memory protection to detect unexpected access to MCU memory or program fetches from unused memory are usually used in conjunction with a WDT. Examples of inexpensive products that perform safety-critical functions are automotive subsystems, garage door controllers and gas (natural gas or propane) ignition controllers used in furnaces, dryers and water heaters . Of course many medical and aerospace products are also safety-critical but there may be sufficient room for redundancy and other approaches. In some cases, there may be no easily reachable safe state- for example, in an aircraft. Ideally the watchdog timer is very simple, independent of the MCU (for example, it should have its own clock source and perhaps a clock monitor), cannot be set (by software) to a longer time than would cause damage by any software error, and will render the system into a safe state if it is not "petted" on time, either with a time-out or in a windowed fashion so too frequent resets can be detected. For example, a WDT in a thermal control application might be set to a few seconds because no damage is possible if the microcontroller locks up for that length of time. The WDT is most useful as a part of a system-level approach to reliability and safety. Answer 4 (12 votes): The watchdogs built in to microcontrollers have particular properties that mean they themselves can fail in ways that a different external watchdog might not. For example, a common design is to use a watchdog timer running from a low power RC oscillator. That oscillator can fail. An external watchdog based on capacitor discharge rather than an oscillator could still reset the microcontroller in many cases. Another reason is that the external watchdog can be more robust. A microcontroller might only operate reliably over a certain voltage range, and being a complex device may be subject to latching up in a way that makes its own internal watchdog ineffective. An external watchdog may have a wider acceptable supply range and be less prone to problems when subjected to electrical noise. External watchdogs often offer a much wider range of time-out values too. A microcontroller I use often, the XMEGA, has a maximum time-out of around 7 seconds. For one product I added an additional external watchdog with time-out of 2 hours. That allowed me to wake the microcontroller once an hour rather than once every few seconds, reducing power consumption in a battery powered device. External watchdogs sometimes have multiple functions, such as a timer and a voltage monitor/reset control. Again, these can be lower power than a microcontroller's built-in system too. One other interesting advantage of an external watchdog is that it can be used to reset devices other than the microcontroller. For example, it might control the enable pin of a voltage regulator, de-powering an entire circuit to reset multiple devices at once. Using some simple logic the watchdog _reset_ signal from multiple sources can be combined, allowing the watchdog to require several devices to be continually resetting it. Discussion on this answer: Comment: Based on my experience of external wdogs, I'd say they are far less robust than internal ones, simply because another external circuit is another thing that can break. Soldering, EMI, ESD and so on. If you manage to short the clock input to something, then the external wdog is effectively disabled. So I don't really buy the increased safety aspect. If you have both at once, then sure, you'll increase safety ever so slightly. Comment: @Lundin most of them use an internal RC oscillator or capacitor discharge, rather than an external clock. In fact I can't think of any off hand that use an external clock. Also failures are not additive, if you have an external and internal watchdog and one fails that's clearly still better than having just one. Answer 5 (3 votes): Certain certifications, such as [UL](https://en.wikipedia.org/wiki/UL_\(safety_organization\)), may require protection from two points of failure. An external watchdog timer would be considered protection from a first point of failure, the microcontroller. Answer 6 (2 votes): A watchdog is really no different in this regard from any other built-in peripheral you find in an MCU. MCUs come with timers, RTCs, ADCs, EEPROM and reset controllers, yet all these functions also exist as separate ICs. If available built-in blocks don't meet your requirements, you have to use external ones. Or you can try to find an MCU with all the right blocks, which may not exist or be too expensive or hard to port your code to. Answer 7 (1 votes): A watchdog is a timer and activates its output when the IC lost an input pulse for a period. It is a **building block** and can be used for any application. So, they can be used in any application, for example, change data routing in **fail-safe** mode. When the microcontroller clock fails, we can't disable some critical outputs. An external watchdog is not related to the complex clock domain of the microcontroller, and some of them have their **analog RC charge timing** or internal clock. Digital circuits in radiation may trigger the outputs when charge hits their flip-flops. But some analog circuit is safer because they integrate charge in a capacitor, and it is safe when we integrate it. ================================================================================
Discussion Chain ID: 406923 ================================================================================ User asked: Question about SR latch timing I have a question about how SR latches work: [](https://i.sstatic.net/HKd5r.jpg) To my understanding the real-world implication is that one of the two gates will receive power first and produce an output signal, and they aren't going to turn on at exactly the same time. For simplicity assume top gate is "gate R" and bottom gate is "gate S." Is it conceivable that both gates are powered up before the signal from one gate reaches the other? Say gate R receives power, interprets 00, outputs a 1, but before that signal reaches gate S, it also powers up, interprets 00, outputs a 1. And so both gates would be outputting 1 briefly until gate R's 1 output finally reaches gate S and causes it to output a 0. Meanwhile gate S's original output of 1 is heading back to gate R and causes it to change from outputting a 1 to outputting a 0 as well, etc etc etc? I'm struggling to understand how it all fits together, the timing implications, and where the delays are and how they're enforced and what can happen vs. what can't happen, etc. Discussion: Comment: If the distance between a gate output and the other gate input was 0.5 inch, then the signal will propagate in about 80 picoseconds for most flavours of PCB material (and a bit faster in wire) so the uncertainty window is not very wide. Comment: @PeterSmith Are you saying "the signal is very very fast even at long distances"? What do you mean by uncertainty window not being wide? Meaning that one will power up and propagate its signal well before the other one powers on? Answer 1 (1 votes): The time it takes for the power supply voltage to rise is much, much longer than the propagation delay of the gate outputs. So, both gates are more or less in the process of powering up at the same time. Their behavior during this period of time is undefined and generally unpredictable. If the inputs to the latch are for the HOLD condition (00 in your case) then the initial state of the latch is unpredictable. Having said that, if you build one latch circuit that particular circuit might wake up the same way every time but that doesn't mean that the next latch you build will behave similarly. Discussion on this answer: Comment: What makes the initial state unpredictable? What does it depend on -- which gate powers up first (even if it's just a smidge sooner than the other)? If we maintained the 00 input state would the gates keep switching back and forth between 00 and 11 as in the example? Comment: Why should the initial state be predictable? If you stand a pencil on its point it will fall one way or another. A given pencil might be unbalanced in a way that makes its fall predictable, but in general you cannot predict the direction that a pencil will fall. Random variations in transistor parameters will cause the latch to eventually prefer one state or the other but in general the initial state of a latch at power-up cannot be predicted. Comment: I get that part, but I am asking what does this unpredictability depend on exactly? Is it strictly whichever of the two gates powers on first? Comment: The unpredictability depends on every aspect of a real manufactured circuit. The transistors are a little different. The wire resistance and capacitance is different for different paths. My point is that talking about "which one powers on first" just doesn't make sense...the supply voltage rises very slowly compared to the timescale of gate behavior. ================================================================================
Discussion Chain ID: 406920 ================================================================================ User asked: Surface Mount Springs, how are they called? We are currently in the process of creating Hardware-Test-Boards where we want to "plug-in" our PCB's and do a couple of tests. Our Boards have a rather complicated shape and are mostly surface mounted. Thus we have a hard and error-prone time to figure out, how to automate our tests due to connectivity issues. Recently I found something on the Omega2s that would perfectly fit our needs. [](https://i.sstatic.net/pwyak.jpg) The HDK of the Omega2s features those nifty little springs to plug in the sourface-mounted Omega2s which are holding it snug in place. But we are unable to find those Springs on e.g. Mouser and Digikey. How are they called? Where do I find some? (We already have a footprint, just one hole and a long-hole). Discussion: Comment: I bet onion.io could tell you, and let you know about any special requirements, if any, at the same time. Comment: @AndrewMorton we already contacted onion.io but they only tell us generic stuff that an engineer will contact us, "soon". A BOM is also not available. At least we found none. Comment: Those are "spring contacts". I don't know where to buy exactly these, but you can buy them similar things as battery connectors for e.g. the old exchangeable lithium batteries in pre-smart-era phones. Comment: Do a search for "Pogo Pins" Comment: [Tag-Connect](http://www.tag-connect.com/EdgeConnectIntro) sells something similar. Comment: That looks like a custom spring, and would have to be hand-assembled. For mass production, elastomer one-dimensional conducting strips, so-called Zebra strips, are often used. Answer 1 (-1 votes): Mill-Max (mill-max.com) makes a huge variety of spring-loaded contacts, some forms of which are commonly known as "pogo pins". They come in a variety of shapes, sizes, spring travel, and (most important) shape of the contact end of the pin. Digikey carries a lot of them. You'll also need some kind of jig to hold the part under test firmly against the contacts, but presumably you already know this. Discussion on this answer: Comment: Those are **not** pogo pins. The question is about the wire looking things around the hole in the pictured PCB. ================================================================================
Discussion Chain ID: 406917 ================================================================================ User asked: Which suppresor device will be use for 2pole AC contactor 240v coil voltage in coil as well as contact side? I need an AC contactor for a 1 hp motor. For the contactor safety I'm goint to use the suppression device on the both coil and contact side. Please suggest me which suppressor device will be use! I have read all question and answer about suppressor for contactor from your forum, that was a good understandable. Which would have a good suppresor nature for both side (contact & coil) like diodes, RC snubber or Varistor Coil Suppressor? If Yes of these once (diodes, RC snubber or Varistor Coil Suppressor), please explain why? My desired AC contactor details are given below: Coil voltage :240v Pole :2 Contact type :DPST Any suggestions would be greatly appreciated? Kindly clear and explain above question, share your suggestion. Answer 1 (1 votes): There are cons and pros for each type of suppressor. Since you use the AC then the diode as well zener+diode are excluded. You can choose between RC snubber and MOV. Usually the MOV suppresors are embedded into a contactor itself, you need just to order the correct one. RC snubber is more bulky and has to be mounted as add-on. You can find details on: [Simatic contactor](https://cache.industry.siemens.com/dl/files/985/24500985/att_2330/v1/cd_fe_iii_003_v20_en.pdf) [](https://i.sstatic.net/mzNJt.png) Using RC snubber on contacts, will produce a leakage current trough. A device connected to the contactor will always have some voltage, also the electric tester will show you a voltage presence even when contactor is disengaged. Usually you won't find any real application with suppressor mounted on switching side, it is done only for high inductive loads. Discussion on this answer: Comment: If i would be use RC snubber for a suppression ,how to select the resistance and capacitance value of the my desired ? Comment: For 1hp motor , 2pole 240v voltage coil contactor , which RC value is suitable for contactor ? and please explain ,how to calculate ? also Comment: I had never calculated it, since I buy the contactor with built in MOV. What you have to do is to select the suitable contactor, first. This is quite simple, each manufacturer has a list of contactors vs motor power kW/HP. But you won't find a single phase, rather look for three phase. Comment: @SENTHURAMOOERTHY Here it is a similar contactor: TeSys D - LC1D0935B7 with 24VAC coil. Which is the control voltage? ================================================================================
Discussion Chain ID: 406914 ================================================================================ User asked: Word alignment / bitslip in LVDS Receiver I am simulating the Soft LVDS IP core as receiver by passing a bit stream with IP core parameters configured as follows: Power Supply Mode: Dual (for 10M50DAF484C7G) Functional mode: RX Number of Channels: 1 SERDES factor: 8 PLL: Internal Data rate: 200 Mbps Inclock frequency: 200 MHz (This value was selected automatically after I entered Data rate) Enable pll_areset port: checked Register outputs: checked In the test bench I am continuously passing a bit stream (consisting 0xAA in a loop) after asserting the pll_areset for at least 10ns. checking if rx_locked has been asserted. but the deserialized output is not consistent with the serial input. I have tried increasing the rx_inclock frequency to 400 MHz, 800 MHz and 1600 MHz but to no avail. Any ideas what could be the issue? Besides does anyone know how the inclock frequency is calculated from the data rate? I also tried other input sequences but didn't get the same data at output. I am not sure if the SERDES IP core is either skipping bits or the word/byte boundary is misplaced. Would appreciate any help also if somebody could explain bitslip phenomenon. Thanks Note (Added 19 Nov, 2018): The device being used is Altera's MAX10 and the IP core is "Soft LVDS". **Testbench** `timescale 1 ns / 1 fs module LVDS_Test_4_tb; integer i = 0; reg clk; reg rx_in; reg [256:0] input_bitstream; reg pll_areset; reg rx_data_align; //reg align_data; wire [7:0] rx_out; wire outclock; wire rx_locked; initial begin clk = 1'b0; // align_data = 1'b0; rx_in = 1'b0; rx_data_align = 1'b0; input_bitstream = 256'h0000000000000000_0000000000000000_0000000000000000_0000000000000000; input_bitstream = 256'hAAAAAAAAAAAAAAAA_AAAAAAAAAAAAAAAA_AAAAAAAAAAAAAAAA_AAAAAAAAAAAAAAAA; pll_areset = 1'b0; //#10 pll_areset = 1'b1; //#20 pll_areset = 1'b0; end always @ (*) begin #2.5 clk <= ~clk; end always @ (posedge clk) begin if (rx_locked) begin rx_in <= input_bitstream[i]; if (i >= 12'h100) i = 0; else i <= i + 1'b1; end end LVDS_Test_4 lvds ( .rx_inclock (clk), // rx_inclock.rx_inclock .rx_outclock (outclock), // rx_outclock.rx_outclock .pll_areset (pll_areset), // pll_areset.pll_areset .rx_in (rx_in), // rx_in.rx_in .rx_out (rx_out), .rx_locked (rx_locked) //, // .rx_data_align (rx_data_align) ); endmodule **Simulation Waveform where rx_in data is synced at posedge of data clock** [](https://i.sstatic.net/v5Yuf.png) **Update: (24 Nov, 2018)** So, I changed the testbench design, instead of an always block based on the posedge of data clock, now the serial data is transmitted using a forever loop in an initial block at the same frequency. This change somehow fixes the issue but partially, so I do like to understand why it behaves so? A data stream comprising 8'b11001100 was transmitted as shown in the following figure. [](https://i.sstatic.net/IQZSc.png) Post-link training the data was aligned. [](https://i.sstatic.net/4DJnc.png) Answer 1 (1 votes): When you use a frame clock, which in your case would be 200Mbps/8=25MHz, then there is information contained within the clock as to where the word boundary is, and you can (assuming you set the phase relationship correctly) know immediately which bit is bit 0. When using a data clock, which runs at the same frequency as the serial data - i.e. 200MHz for 200Mbps, then you have no information in the clock signal as to where bit 0 is located. The PLL could lock at any clock edge and the deserialiser will start counting from there. In such situations, you need to implement link training logic to perform word alignment. If the clock you are feeding in is 200MHz, and the data rate is 200Mbps, that means that you are using a data clock rather than a frame clock. As such there is no information from the clock as to where the word boundary is and will need to perform alignment. * * * The process of word alignment using link training is roughly as follows: 1. You send a predetermined pattern over the serial link - a value which when deserialised will **only result in the correct value** when deserialised with the correct word alignment. For example the binary value `11110000` is one such value. 2. In the receiver you deserialise the value and compare it with your test pattern. If it matches you are done. 3. If the value doesn't match your pattern, you perform a bit-slip - that is, you shift the data in the serial stream one serial clock cycle. The SERDES IP core you are using should have some form of `bitslip` or similarly named signal to do this. Once you have slipped a bit, go back to 2. Discussion on this answer: Comment: Thanks for the reply. The Intel's Soft LVDS IP core only has single clock input port (rx_inclock) that I assume is data clock, the frame clock it generates itself based on the deserialization factor that is input during configuration. The IP core also outputs a clock signal (rx_outclock) that is synced with the deserialized frame thus assuming it is frame clock. Regarding link training, the bitslip is not constant neither the frequency of change in bitslip is constant. So, how can I perform link training in this scenario? Comment: @SMS if the bit-slip is not constant, it means that the data you are feeding in is not in sync with the clock, otherwise there would be a constant and correctable shift. Double check you test bench signals to make sure they match any documentation examples from the datasheet - I believe rising edge of clock should be central in each data bit. Comment: I have tried three different alignments of serial data input with the data clock but to no avail. With clock cycle period exactly equal to the bit width, the first case where the data bit is aligned with positive edge of the clock, second with data bit aligned with negative edge of the clock cycle and the third bit with a quarter of clock cycle delay. What else should I try? Comment: @SMS could you post a simple simulatable test-bench example that shows the problem? Comment: I made some changes in the testbench and now the deserialized output remains constant after two bitslips. but would appreciate if you can help me in understanding 1\. why does it behave like this? 2\. when the serial input is 8'b11001100, why the parallel output is 8'b00010011 for the first frame clock cycle? Thanks Comment: @SMS it's due to alignment of your data to clock - if it starts deserialising half way through the word, you'll need to bitslip to realign. The first frame will therefore have some bits from the word before (in this case 000000000), and some bits from the new word (00110011), which when combined become AAABBBBB due to your two bitslips offset. Comment: @SMS but also your training pattern is not good - if you bitslip it four more cycles, you will get the same value, thats why 00001111 is a better option, or some other value like 10011000. Basically if you draw the bits out twice on two circles, there should only be one rotation of the second circle that matches the first. ================================================================================
Discussion Chain ID: 406910 ================================================================================ User asked: PS/2 mouse / keyboard interface info and classification My hardware interfaces teacher in the university gave a task to find info about **PS/2** interface and fit it into a classification by answering a list of questions. Here's what I've found: * Which type of connection it uses? **point-to-point** (other variants: _trunk, radial_) * Which type of Interface it uses? **?** (variants: _parallel, serial, hybrid_) * Which type of Control is applied between devices? **Centralized** (other variants: _decentralized, partially centralized_) * Which Operation mode it uses? **half-duplex** (other variants: _simplex, duplex_) * Which Data exchange mode it uses? **synchronous** (other variants: _async, isochronous_) * Which Wire types are used to connect devices? **?** (variants: _coaxial, twisted pair, optical fiber, ..._) But I didn't find some answers. It seems that either the classification is incorrect and there are no answers to some questions or the questions are too simple so I should be able to answer them myself. Can you help me fill the blanks and correct errors? Are the questions asked correctly? Are there even more answer options? Discussion: Comment: coaxial is most definitely wrong. I'd say: go find a PS/2 mouse and cut up its cable, but it might be hard to do these days. Are you, by the way, sure this is about the PS/2 mouse/keyboard interface, and not about the hardware architecture of the PS/2 computer? That'd make more sense, because half of the terms apply to networks/buses. Comment: @MarcusMüller Yes, It's definitely about the interface. Comment: @MarcusMüller His classification is designed to describe not only to PS/2 and maybe USB, but also, for example, SCSI, VGA, HDMI, DVI, Thunderbolt and others. Comment: the "type" thing still makes no sense for any of the ones you list, the "Control" thing even less; these are all pure inter-device interconnects, and the options you have are bus architectures. That's like asking what kind of fuel a vehicle takes (e.g. carrots if it's a mule, diesel if it's a car, electricity if it's a golf cart) and having as options "democracy, dictatorship, monarchy". It's the wrong *category* of things. Comment: @MarcusMüller This is mostly my own vague guesses, because my teacher just told me to "Classify" these interfaces by "Are they this or that?". I don't understand how it would be more correct to call a group of "simplex, duplex, half-duplex", for example. Comment: I don't understand. Are the **options** "P2P, trunk, radial" coming from your teacher, or are they coming from you? These make no sense here. Comment: Mostly from teacher and a bit from class mates. I'm just trying to make some sense from them. Comment: OK, so I'm telling you the third time: these options make no sense. Stop trying to make sense of them. Comment: @MarcusMüller So, what to do then? How to classify PS/2? Which options to throw away or replace? Comment: P2P in this context is not `peer-to-peer`, but `point-to-point` Comment: THat's the thing: **all** the things you list (USB,VGA,HDMI,DVI…) are point-to-point links. None of that is a bus where you could say it's "radial", or where you could have decentralized control. I will stop repeating myself – many of the options you list simply aren't from the right category. Comment: @MarcusMüller all of these questions make perfect sense if you think about the PS/2 interface vs. other types of interfaces seen on computers for different purposes. What doesn't make sense is for anyone to try to *answer* the question, because the educational exercise is for the asker to learn enough about the PS/2 interface and the other types of interfaces to figure out which option it is in each category. Comment: @ChrisStratton :) exactly, I think OP is supposed to understand what kind of systems they're looking at here – and think about what categories to apply. That's why I'm so vehemently trying to think about where these terms apply (and where not). Comment: @MarcusMüller compare for example the Macintosh II's Apple Desktop Bus keyboard/mouse link for a very different sort of topology. Compare (coaxial) Ethernet for decentralized control, etc. Comment: Excellent example; but that's not what OP is trying to do here. Comment: Sure it is; they've been asked to figure out where PS/2 falls in each dimension of ways that computer/electronic equipment can be interconnected; I was giving examples of things that are very different in several dimensions - specifically ones which illustrate how some of the answer choices you don't seem to think are valid are actually valid distraction answers in a multiple choice assignment, because they do get used elsewhere. Answer 1 (1 votes): <https://en.wikipedia.org/wiki/PS/2_port> Communication is serial, synchronous and bidirectional. Answer 2 (1 votes): > Which type of Interface it uses? serial, (synchronous, clock and bi-directional data) > Which Wire types are used to connect devices? It's just a 4 conductor shielded cable, no twistred pairs or anything fancy. the shield is there to reduce EMI the wires are +5 ground clock and data. something like <https://www.digikey.com/products/en?keywords=%203484CSL001-ND%20> keyboards with USB and PS/2 capability (by way of a passive plug adaptor) use a USB compatible cable with twisted pairs instead, this same cable also works with PS/2 - the wire used is not critical a random collection of wires would probably work too. Discussion on this answer: Comment: About wires. My teacher told me that basically coaxial could be understood just as a simple insulated conductor. So, coaxial is my choice then? Comment: coaxial is an insulated conductor with a fitted conductive shield (and usually another layer of insulation). the ps/2 cables conductors do not have individual shields and the shield is not a precise fit. ================================================================================
Discussion Chain ID: 406906 ================================================================================ User asked: How to obtain Input voltage from ADC value I am using atmega328p for my project. I have to read my battery voltage and display it in my cloud. For that, i am using ADC. Now I am getting the ADC value for input voltage applied. But i need to convert the ADC to voltage. When I go to datasheet, I observed the following equation [](https://i.sstatic.net/g9ciC.png) So to convert ADC, `Vin=(ADC/1024)*Vref`. But When i searched the google I found another equation and it is Vin=(ADC/1023)*Vref Now I doubt that which equation is to use? If we use 1024, ADC value will be 0001 when the input voltage is equal to 1LSB voltage(`Vref/1024`). If we use 1023(second equation), ADC value will be 0000 when the input voltage is equal to 1LSB voltage (`Vref/1024`) Answer 1 (3 votes): First let me quote the picture which already has the answer : "0x000 represents analog ground, and 0x3FF represents the selected reference voltage minus one LSB". That would mean to represent the reference voltage Vref, one LSB count more would be needed so the result would be 0x400 or 1024. So a voltage equaling Vref just cannot be represented as a result, it is a special case. For all other voltages that are at least 0.5 step below Vref (between 1022.5 and 1023.5) the result is valid. Atmel has an ADC application note for AVRs that explains how the successive ADC works, and it is not obvious but helps to understand which one is correct. There are also a lot of threads on AVRFreaks about which one is correct. And armed with that information, 1024 is correct and there is no error in the datasheet. In reality, ADCs are not perfect as results can have more than 1 count of error and it really does not matter much if 1023 or 1024 is used, as you rarely need accuracy of 1 count out of 1024 at the Vin=Vref extreme case anyway. Discussion on this answer: Comment: So taking 1023 will give a false value right? Comment: Yes. 1023 is wrong, because 1024 is right. But the error is below 0.098%. Comment: What will be the ADC value when vref=5v and vin=4.375 for 3bit adc? whether the SAR ADC will produce 110? Answer 2 (1 votes): 10 bit ADC means, that you can represent input as number from 0-1023, therefore correct answer is to use 1023, not 1024. It seems like there is a mistake in datasheet, since 0x3FF is 1023, not 1024. Discussion on this answer: Comment: But they have mentioned that 0x3FF is `Vref-1LSB voltage` Answer 3 (1 votes): when we consider an n bit ADC. It will read the reference voltage as (2^n - 1), but, when we are talking about steps it is ((2^n - 1) + 1 (and also counting zero value)) example: when you start counting some thing from "zero". if you got a total count of lets say 81 ...but its really not 81, it will be 82 (including 0 as one value) so in your case you are talking about 10bit ADC so...maximum refernce volatge it can read is as (2^10 - 1) = 1023 but it has maximum steps of 1023 + 1 = 1024 so you have to take 1024.. ================================================================================
Discussion Chain ID: 406889 ================================================================================ User asked: Vias not connected to ground plane I recently designed my first 2 PCBs. Both have a 5v copper plane on the top layer and a ground plane on the bottom layer. I use short traces and vias to connect top components to the ground plane. As you can see in my image, the bottom PCB was manufactured as expected. The top PCB was not. The vias in the top PCB have rings around them where there is no copper (thermal relief?) which means nothing connects to ground and my board does not work. I designed these using EasyEDA and have viewed them in Eagle. I don't see any difference in my two designs, even though they came out differently. Is there a term for the vias seen in my top board ( the ones that don't connect)? I obviously need to order these again, but I'm not 100% sure I won't get the same faulty vias. Answer 1 (5 votes): What probably happened is that you forgot to assign the GND net to the plane. Thus the software saw it as different nets and did not connect the vias. Software has the nasty habit of doing what you tell it to do, not what you really want or intend. Discussion on this answer: Comment: I agree with Edgar. This mistake should have been caught by the design rule checks. Comment: Thanks. I'll check for that. EasyEDA has a nasty way of renaming your nets if you happen to connect and merge things with different names. DRC passed but maybe that bit me. Thank you for your help. Comment: In many cases DRC will simply ignore nets without connections. ================================================================================
Discussion Chain ID: 701588 ================================================================================ User asked: LED in op-amp`s feedback loop shines dimly. How to eliminate this? I am working on my project's visual indicator part. Everything woks as expected, but LED shines dimly when connected in feedback loop and with no control signal. Shining is barely visible, but it is still there. I want it to be connected in feedback loop because this way I get LED response I need (I use low control voltage). Is it possible to lower op-amps output voltage a little bit using this configuration? [](https://i.sstatic.net/8lU33.png) Discussion: Comment: Is the LM358 a rail-to-rail opamp? Or what is the minimum voltage it can output? Comment: The LM358 includes Ground within both the input and output range. Problem is most likely input-offset voltage. Answer 1 (4 votes): The control voltage may be at 0 volts but, the LM358 has significant input offset voltage errors. Let's say that the "effective" input on the non-inverting terminal is 2 mV (due to offset errors). This means that the op-amp uses negative feedback via the LED to reproduce 2 mV on the inverting input. This in turn means that the current through the 1 kΩ resistor is 2 μA and, that current also flows through the LED. The bottom line is that many modern LEDs will faintly glow with 2 μA flowing. > _How to eliminate this?_ Experiment with a moderate valued resistor across the LED. Maybe 100 kΩ will do the job; maybe a bit less will work better. Answer 2 (1 votes): The easiest way to fix this is to put a resistor in parallel with the LED. You will have to experiment to find the highest-possible value resistor that kills the illumination. Another possibility is to add a high-value resistor from the op-amp (-) pin to the incoming supply rail. The other way to fix this is to use an op-amp with lower input-offset voltage. Answer 3 (1 votes): LM358 has no trouble operating its inputs near 0V, so it's not an input common mode range problem, unless you're not really using LM358. All opamps have a little bit of offset voltage. In your circuit's case, if the offset voltage is the "right" polarity, it will be applied to the output which means a non-zero current will flow through the LED even if input voltage is zero. In addition if your control voltage source has high output impedance, the small input current of the opamp can add some more offset. The simplest solution is to wire a resistor in parallel with the LED. First measure voltage across the 1k resistor when the LED should be off. Suppose it's 1mV, this means there is 1µA through the LED. At this current its Vf should be around 1-1.3V so... pick a resistor that will take this 1µA current at this voltage, say 1Megohm, and wire it across the LED. Adjust the numbers according to what you measure on the resistor. Discussion on this answer: Comment: Thanks. Straight to the point!!!! ================================================================================
Discussion Chain ID: 406885 ================================================================================ User asked: configuration of a SPI bus with different slave devices I need to make an on-board SPI bus with one master and a few slave devices(microSD card, Gyroscope, magnetic field sensor). Since it is the first time for me to use more than one slave device, I wanted to know what I should be careful about. From my understanding of the SPI interface, it is okay that the slaves have different clock polarity/phase, different data frame format(LSB/MSB first, bit-width). It would be also fine that one uses SS signal pulse in between packets, while others don't use that. Here I assumed that the master device(a MCU) changes its configuration before starting the communication with each of the slaves. Also the switching between the slaves does not have to be fast. As far as I determine the logic level, number of lines(full-duplex/half-duplex), then I don't have to worry about other parameters in the bus configuration. Could one please confirm if this is correct? Answer 1 (2 votes): You are basically correct, however you are missing a couple important points: 1. you need to make sure that each device unequivocally knows that it is the one being addressed. 2. You need to understand exactly how each device reacts to bus activity. For (1) you normally have individual chip selects to each device. That way there is no confusion. If the devices rely on other method of selection, you can have unintended consequences and you have to rule those out. For (2) some devices can do things just based on bus activity. For example, some ADCs clear their data ready interrupt signal when they see a clock edge on the SPI bus. Regardless of the state of selection. Answer 2 (1 votes): YES. It should be absolutely fine to use different configurations on the SPI bus with different parameters of clock polarity and need to asserting SS line for different slave devices. Firmware overhead will increase to accommodate reconfiguration of SPI module of MCU. If it fits your timing requirements for switching between two different slave devices, it is fine. Also, monitor your signal integrity on SPI lines when you have multiple slave devices. ================================================================================
Discussion Chain ID: 406882 ================================================================================ User asked: Why is there a minimum input resistance? I was looking at [this multimeter](https://www.testequity.com/products/3355/), and it says, > **Output rate: 0.1 V/A** (use with a device having a 1 M-ohm input resistance or higher) Where can I read why this minimum resistance is required? Alternatively, what would happen if my voltmeter has smaller resistance? Discussion: Comment: Also this **current probe** isn't designed to be used with a voltmeter, I see this as the probe has a BNC connection. It is designed to work with and connect to an **oscilloscope**. Sure, an oscilloscope is also a voltmeter. Not all voltmeters have an input impedance of more than 1 M ohm (usually DVMs do but analog voltmeteres might not). Nearly all oscilloscopes have a 1 Mohm input impedance. Comment: That's indeed what the datasheet says: "Wide-band current probe allows direct input to oscilloscope or the Memory Recorder." Answer 1 (2 votes): You can read it here: It's not a multimeter, it's a current probe. You connect it to a multimeter in order to see its output voltage, which is a measure of the current that you are measuring with the probe. So as the output voltage rises with \$ 0.1 \, V \$ for every Ampere (\$ A \$) it measures, it also has an output impedance which causes the voltage to decrease if you draw a current from the output. That's why they advise you to take a multimeter with an input impedance of at least \$ 1 \, M\Omega \$. ================================================================================
Discussion Chain ID: 406876 ================================================================================ User asked: Difference between low signal and no signal for a SR latch? I am struggling to understand how the SR latch works. [](https://i.sstatic.net/HKd5r.jpg) When an input has designation 0, this means "low signal" correct? Is this completely different than "no signal"? Doesn't a logic gate need some kind of signal in both input wires in order to produce an output signal? If so I don't understand how an SR latch can ever product any kind of output. Even if we sent signal in through S and R at the exact same time, neither gate can produce an output until the other input on each gate receives a signal, but both gates rely on each other for those inputs, so...? At the same time it can't be "no signal" either because this would imply the NOR gates could send a signal even when no power is being sent through. Where is my understanding wrong? Answer 1 (1 votes): > When an input has designation 0, this means "low signal" correct? Uh, usually. Sometimes people will work with "negative true" or "active low" logic, which doesn't change the parts, it only changes the meaning of the voltages. > Is this completely different than "no signal"? Yes and no. When you're talking boolean logic there's only two possible states. When you're talking electronics, the "gates" act like high-gain amplifiers. > Doesn't a logic gate need some kind of signal in both input wires in order to produce an output signal? Uh -- beep, does not compute. See above. There's always a "signal". > If so I don't understand how an SR latch can ever product any kind of output. Even if we sent signal in through S and R at the exact same time, neither one can produce an output until the other input receives a signal, but they both rely on each other for this. Look at the logic elements as if they're circuit elements. When you turn on the power, the latch is in some unknown state, or it may even be in a real live indeterminate state, with both outputs stuck in between low and high. Now think of those two NOR gates as amplifiers with negative gains of amplitude more than one. If one of those outputs is just a bit above center, it'll cause the other output to drive down, which will drive the one output even higher, and the latch will quickly settle into one state or another. (A similar thing happens if you tie the S and R inputs together and toggle them simultaneously -- with both inputs high, the outputs are held low, but it's like balancing a penny on a needlepoint. As soon as the inputs go low the outputs will fight briefly, then the latch will go to one state or another). > At the same time it can't be "no signal" either because this would imply the NOR gates could send a signal even when no power is being sent through. There is no question mark here, but I think you're unclear on the concept of power vs. the concept of signal. In the real world, the gates would be powered; in the theoretical world, the gates just magically act the way they do, without requiring power. > Where is my understanding wrong? I'm not sure. But I hope that I've clarified things. Discussion on this answer: Comment: `"When you turn on the power, the latch is in some unknown state, or it may even be in a real live indeterminate state, with both outputs stuck in between low and high"` Why? What does this mean exactly? How can it be stuck in some partial state? Comment: I did not say it would be **stuck** in some partial state. I said that it would be **in** some **indeterminate** state. This means that it is not in a state where one output is high and the other is low. Generally the latch gets out of such states fairly quickly, which is why I compared that condition to being balanced on a needle-point. Comment: I still don't understand how an output signal is generated in the first place or how the circuit could be in an indeterminate state Comment: I suggest that you write out the schematic on paper, with a pencil. Then assign ones to both inputs, and zeros to both outputs, and ask yourself "what will happen?" Then write a little 's' next to one of the gates and say "that's the *slow* gate", and repeat the exercise. Answer 2 (0 votes): > When an input has designation 0, this means "low signal" correct? Yes. > Is this completely different than "no signal"? There is no such thing as "no signal". > Doesn't a logic gate need some kind of signal in both input wires in order to produce an output signal? There's always a signal so this question is moot. > If so I don't understand how an SR latch can ever product any kind of output. Even if we sent signal in through S and R at the exact same time, neither gate can produce an output until the other input on each gate receives a signal, but both gates rely on each other for those inputs, so...? There's always a signal so this question is moot. Discussion on this answer: Comment: How can a gate produce a high signal if both inputs have no power (also "low signal" in this case)? Comment: "No power" is an entirely different thing than "low signal" for the purposes of this discussion. It means something if you're talking about a radio receiver, but *not* if you're talking about logic gates. Sweep it out of the "thinking about logic gates" room in your brain, and put all the pieces into the "thinking about radio" room. Comment: Real logic gates require a power supply, in addition to the logic inputs. You may think of the logic inputs as controlling the output stage. The output stage of the gate uses the power supply to generate the output logic signal. Comment: @user204396 Because its power supply has power? How can your computer turn on when you don't type on the keyboard? Comment: @immibis Because I didn't know if "low signal" was different from "no signal", as in a system where no current flowing through somehow meant there was no power and therefore no activity, and then everything receiving low power was "low signal" etc. As in everything being connected but sending a "low signal" representing 0 when "not active" Comment: @user204396 The power doesn't come from the inputs though so it wouldn't matter. ================================================================================
Discussion Chain ID: 406867 ================================================================================ User asked: Some questions regarding ripple counter and 74HCT I'm very new to the subject of counters and tried to simulate a four bit ripple counter using a D flip-flop IC 74HCT in LTspice. [](https://i.sstatic.net/f9nXM.png) [](https://i.sstatic.net/VaFUP.png) If the above topology is correct I have some questions regarding this counter: 1-) In reality if I implement this circuit, do I need decoupling capacitors for VCC pin as used in opamps? Do PRE and CLR pins require resistors or is it okay to directly connect them to Vcc as in my schematics above? 2-) In what circumstances the propagation delay matter? In my circuit simulation what can I do to simulate and demonstrate the effect of propagation delay? Answer 1 (3 votes): Yes, you need bypass capacitors. Otherwise the rail collapse puts the internal latch behavior at risk. The onchip capacitors --- gate-bulk, drain-well, drain-bulk, metal-metal, metal-bulk, etc --- are not large enough to provide the "crowbar" current often seen as gates transition between logic states. I'd just tie the unchanging pins --- Preset, etc --- to the appropriate rail and be done. To demonstrate the effects of prop-delay, implement decoders to recognize one or more of the states, say 0000, 1111, 1010, 0101, 0110. Notice all the tiny (100pS?) glitches. Discussion on this answer: Comment: On a real board design, unless you're revising an already-proven circuit, it's a good idea to tie all unused inputs to power or ground using resistors, because you never know when you may need to revise things. It's quite common that having resistors (or traces that you can cut and jump) will save you. Of course, if space is at a premium or if you happen to know that you **never** make a mistake, you can disregard this comment. ================================================================================
Discussion Chain ID: 406861 ================================================================================ User asked: Battery Charger output based on input Voltage If a charger is rated at input 230 V 50 Hz and output 3V 100 mA, is given an input of 220 V, how will it affect the output charging current? Will it be lower than the rated output current or higher? Discussion: Comment: It should output the same 3V at 100mA. Keep in mind that this is less than a 5% variation in the input voltage; most any circuit that isn't some high-precision analog design will be able to work just fine on that. Answer 1 (0 votes): If you are talking about a cell phone charger or something like that, they are designed to maintain the output voltage for a given load and a wide range of input voltages. Most chargers don't care if they get 230V or 120V (If it is a SMPS). Further more the mains power supply has about 5-10% tolerance of the voltage as standard. So the charging current will stay the same (for a well build charger.) ================================================================================
Discussion Chain ID: 406857 ================================================================================ User asked: How to understand this simple voice-over-laser circuit The Sci-Toys project [A simple laser communicator](http://sci-toys.com/scitoys/scitoys/light/light.html) shows a surprisingly simple way to send an audio signal over a laser pointer. A transformer AC-couples an audio signal directly into the DC supply to the laser diode, with it's high-impedance end in series with the battery. I'm confused by the back-to-back diodes shown in the symbol for the laser diode. Is that standard? I think that the basic idea here is that amplifying the audio to directly drive the laser without the DC supply would result in second harmonic generation and garbled audio, whereas the small signal addition to the DC supply would result in closer to linear modulation of the light intensity; a small signal on top of mostly bias. Is there any chance that the DC current would be partially saturating the transformer's core? I seem to remember something about a very early design of an audio amplifier (before valves/tubes) based on modulated permeability. Is that an essential part of the function here, or just a red herring? All images [Sci-Toys](http://sci-toys.com/scitoys/scitoys/light/light.html) [](https://i.sstatic.net/xg6FE.png) [](https://i.sstatic.net/AQOf6.png) [](https://i.sstatic.net/hnE3J.jpg) > The battery clip is attached to a 4.5 volt battery pack (not a 9 volt battery!). Since I didn't have a pack that takes 3 cells, I used one that takes 4 AA batteries, and I replaced one of the four batteries with a straight piece of bare wire. Discussion: Comment: The transformer is only being used here to avoid coupling DC onto the audio line; it's not being used as a mag amp as far as I can tell. If it was, you'd need a _very_ specific transformer for it, and it would have to be tuned to the edge of saturation. Comment: @Felthry Thanks. I mentioned the avoidance of DC coupling in the question, but I'm wondering if it is being indeed used for more than that. It seems as thought there is an opportunity to do some matching or at least optimization here as well. I wonder what the impact of the 125:1 turns ratio could be (Radio Shack (RIP) audio output transformer). Do you think it would matter if it were inserted the opposite way? Answer 1 (3 votes): The back to back diodes are a bi-directional LED perhaps used as an indicator of over-drive. You could use two ordinary LEDs instead. Those transformers can handle a more current before saturation than a laser pointer will want. The transformer is used to step-up the voltage of the signal and to superimpose the AC sound signal onto the DC supply to the laser driver The approximately 11:1 step up by the transformer is less important than the way it allows the audio signal to be fed into the laser's power supply. ================================================================================
Discussion Chain ID: 406856 ================================================================================ User asked: Calculate input impedance of this circuit [](https://i.sstatic.net/hdiN9.png) [](https://i.sstatic.net/sXeHX.png) I'm not too sure about this. It says neglecting all other capacitances so then surely the Cgs capactior is zero and thus that connection from the gate to between the two caps is relevant. So isn't the input impedance just the series combination of C1 and C2: $$Z_{in}=\frac{(\frac{1}{jwC_1})(\frac{1}{jwC_2})}{\frac{1}{jwC_1} + \frac{1}{jwC_2}}$$ I feel like I'm missing something very important. Discussion: Comment: You are neglecting the effect feedback will have on the current through C2. Comment: @ThePhoton feedback effect? I'm not too sure, we haven't covered feedback yet. Answer 1 (2 votes): This looks like an inverting opamp circuit, with enough gain to sustain the GATE voltage changes at near ZERO voltage. Thus the gate barely moves. Input capacitance is just the first capacitor. This assumes the FET is somehow biased ON, with Vdrain sitting near VDD/2 for best signal swing. Discussion on this answer: Comment: \$ \lambda = 0 \$ suggests that \$ v_{gs} \$ isn't just _near_ zero but exactly zero. \$ \lambda = 1/\left(r_{ds} I_{ds}\right) \$ so if \$ \lambda = 0 \$ then the gain is infinite. Comment: Hmm. How would it just be the first capacitor? I tried making the small signal model of it but now I have two current sources on the right and a Vx on left ================================================================================
Discussion Chain ID: 406853 ================================================================================ User asked: Can I use the external trigger to simultaneous capture waveforms on two oscilloscopes? I want to look at synchronization in a 6 oscillator network (oscillators are about 100 kHz, 1.5 V_pp, if this matters). I have a 4 channel oscilloscope (Tektronix TDS 2024B) and a 2 channel oscilloscope (Tektronix TDS 1001B). Can I use a signal generator as an input to the External Trigger of both oscilloscopes so that I can perform a screen capture at the same time on both scopes? I was imagining that I could input a triangle wave and capture at the peak, or something like this. I am just learning electronics (chemical engineer/applied mathematics background), so if the answer is yes, please keep in mind that my curiosity is great but my knowledge is shallow. Answer 1 (3 votes): From [this document](http://www.tek.com/dl/55W_17291_6_0.pdf): "Most Tektronix oscilloscopes also provide a discrete output that delivers the trigger signal to another instrument—a counter, signal source, or the like." It's probably on the back of the scope, and you may need to read the manual to get it working right. If you were operating at 100MHz I'd also caution you that there's probably some timing skew -- but unless the oscillators have much sharper rise times than their frequencies and you're comparing nanoseconds of difference, then you're probably OK. If you _do_ need to resolve things that fine, get everything working and swap inputs between the two scopes to see how much they change timing. Ideally you'll be able to calibrate for any timing offsets. Discussion on this answer: Comment: Thanks--each scope has an extra co-ax port on the front, and a USB port on the back--I'm hoping to use the co-ax port since this is very simple to connect to the signal generator. Someone I was working with didn't think it was possible (also not an EE) so I needed a sanity check before I potentially wasted a lot of time. Answer 2 (2 votes): Yeah, these are super low end scopes and as a result have the bare minimum of features. Looks like they both have ext trig inputs, but no trigger output. If you can get away with 5 inputs instead of 6, then what you can do is trigger both scopes on the same input signal. If you really need all 6 inputs, then you might need to get a bit creative. It might be possible to connect a signal to a channel input on one scope and the ext trig input on the other scope so you can trigger both on the same signal but only display it on one. You'll have to check the manual to see what the ext trig input is capable of and if it has a normal 1 Meg input impedance. If it has a 1 M input impedance, then you can just put a scope probe on it. If it doesn't, then you will need to get a bit more creative. Answer 3 (1 votes): Here is the solution I implemented (and I welcome refinements, but this solution seems to work for the time being). I use a signal generator to input a signal into the external ports of both oscilloscopes. I put the oscilloscopes into "acquire" mode, and tell them to trigger off the rising of the external input after I press the "single seq" button. Because I made the signal generator about 1/2 Hz, I can push the buttons simultaneously enough to be reasonably sure that both scopes are capturing from the same event. I measured an oscillator in both scopes to be sure, and yes, it works. Thanks for the useful feedback; when I asked the company rep, I was able to ask better questions based on your responses, which led me to this solution. ================================================================================
Discussion Chain ID: 406851 ================================================================================ User asked: How powerful of a soldering iron do I need for this job I am working on a 12"x 18" board that has multiple ground plane layers. I am trying to remove a through component that is tied to these ground planes. My 65 watt Hakko iron heats up the entire board but cannot deliver enough power to reflow the (unleaded) solder. I also tried a hot air gun, but that didn't seem to work much better. Obviously, I need something bigger, but how much bigger? I tried a Weller 300W gun, but it was too unwieldy to work with. Hakko offers some 140W stations and JBC offers at 250W station, but they are both very expensive. I want to make sure to get the right thing if I am going to spend that much money. Discussion: Comment: I've heard tell of people heating an entire board by resting it on a clothes iron and then applying heat with a normal soldering iron Comment: Yes, you need a proper rework station to preheat the board for you. Are you trying to preserve the part or the board? Comment: @DaveTweed Yes, I am trying to preserve everything. I just want to attach a wire to the point for an alternative power supply source. Answer 1 (1 votes): An approach which often works well for problems of this sort is to have a helper hold a hot air tool (or perhaps less ideally a heat gun) aimed at the work area while you use an iron to do the actual soldering. Ideally this would be someone who has used the hot air before, or you can demo a bit with just that, show the role distance plays, etc. And hopefully you can achieve verbal coordination in having them move it away (and that they know how to safely set it down) Also melt some solder on to the iron tip to improve heat transfer. ================================================================================
Discussion Chain ID: 406844 ================================================================================ User asked: STM32F407 discovery board jumpers What is the usage of Jumper1(JP1), Jumper2(JP2) and Jumper3(JP3) on the STM32F407 discovery board? [](https://i.sstatic.net/BD4Yz.jpg) [](https://i.sstatic.net/21E4y.jpg) Discussion: Comment: Just want to question the downvotes here. Just because it is in the manual, doesn't mean it can't be here as well. A google search brought me here and probably saved me 5 mins of manual skimming to find the same answer. Answer 1 (5 votes): The [manual](https://www.st.com/content/ccc/resource/technical/document/user_manual/70/fe/4a/3f/e7/e1/4f/7d/DM00039084.pdf/files/DM00039084.pdf/jcr:content/translations/en.DM00039084.pdf) is pretty clear -- JP1 is for measuring the current consumed by the board. It's even labeled "Idd" in the silkscreen. JP2 and JP3 on the back are just extra ground connections (for scope probes, etc.). You can see them in the schematic diagram. Answer 2 (3 votes): They use JP2 and JP3 for essentially stand offs because they are the same height as all the other pins. Without them the board would not sit well. Funny design. Discussion on this answer: Comment: @Amin "JP2 and JP3", or "JPX" for that matter, doesn't refer to the actual jumper shunt/link black piece. It refers to the pins, which is what he is referring to. He is saying if you desoldered the pins JP2 and JP3, the board would sit funny - which it would. Comment: @DSWG You are right. Sorry for misunderstanding. Comment: @Amin That's okay - that's what this forum is here for :) ================================================================================
Discussion Chain ID: 731515 ================================================================================ User asked: Is it ok to use a MOSFET as a gate driver for another MOSFET? I'm making a sound-reactive LED controller board for a friend's rock band, with entry-level knowledge of electronics. I did a test version using the ESP32, with 12 pins directly driving AO3400A MOSFETs, which drove 12V RGB lights, with PWM at 2kHz. That's a LED light for each of the 12 channels, rated at about 50W. That fits the [MOSFET specs](https://www.lcsc.com/datasheet/lcsc_datasheet_1811081213_Alpha---Omega-Semicon-AO3400A_C20917.pdf), but still, a couple of transistors burned out at each 1h-2h show. I didn't have a heatsink but added (ground-connected) copper traces and through-holes beneath the MOSFETs to aid cooling. Now I'm trying to design an upgraded version of the board that will drive 24V LED lights, but I'd like to avoid burning out MOSFETs. One thing that I know I have to look for is the Vgs, which should be high enough, and with enough current provided to turn the MOSFET on completely. The "Vgs vs Id" graph for this particular MOSFET looks like the Vgs should be saturated with the 3.3V voltage from the microcontroller ports, but maybe the MCU cannot output enough current on all 12 PWM pins to do it fast enough to avoid having the MOSFET in the linear region. I don't have the equipment to measure that. Because of this, I'm wondering if it would be a better to idea to just use 2 of the same (AO3400A) MOSFETs in series, the first turned on by the MCU with 3.3V, and it would then turn on the second MOSFET using a voltage splitter at around 10V for its Vgs. Does that even make sense? What would be an alternative if not? Another concern I have is that the cables to the LED lights are long-ish, 5m - 10m, but I don't know how to address problems that could arise from that (if any - the PWM frequency is in single digit kHzs). Discussion: Comment: I'm inferring that the MOSFET (AO3400A) gate is driven by 3.3V CMOS as a low-side switch. It'd be more efficient (stay cooler) if you used higher drive voltage (like, a 10V 1k ohm Thevenin equivalent) and switched 24V at half the current to handle the "50W" light in each branch. Is that the plan? Comment: _"... the cables to the LED lights are long-ish, 5m - 10m ..."_ - Do you have an oscilloscope to measure the drain voltage? I suspect induction from those long cables are causing an overshoot that violates the 30 Vdsmax of the mosfets. Seems more likely as the cause of your problems than slow switching. Comment: @marcelm Interesting idea, I'll need to try it. I have a portable oscilloscope, should be good for that. But if so, what's the easiest solution? A TVS diode on each channel output? Comment: @IvanVoras Good question. I think I'd try to design the system such that the FETs are closer to the LEDs. If that's impossible, I'd like a FET with a higher Vdsmax, say 60V at least? Depending on situation, a BJT instead may do the trick, I think those are more forgiving. A TVS diode may help, or maybe a small capacitor + inline resistance to dampen the spikes. I'd have to research more about that. And that's assuming I'm right ;) Answer 1 (8 votes): Yes, or using other transistors like BJTs (or JFETs, I'm sure). However, I don't understand exactly what you mean by MOSFETs "in series", which they almost certainly shouldn't be. They're more like cascade. It's a fun exercise, but to do it well is not trivial. Look at this Toshiba app-note, section 2.3 <https://toshiba.semicon-storage.com/info/application_note_en_20180726_AKX00068.pdf?did=59460> Here's the relevant snip: [](https://i.sstatic.net/IY2D4ThW.png) Google "discrete MOSFET driving circuits" for a lifetime's worth of papers, app notes, blog posts, etc. Alternatively, you can buy MOSFET driver ICs, there's tons of them; e.g. ancient ICL7667 has 2 channels. By the way, try just running it at 1 kHz (or 500 Hz) instead of 2 kHz. It should be half the switching losses (not half the total power). Maybe that's easier; and if your MOSFETs are still blowing up you can consider a sturdier driver. In a stationary application (i.e., these LEDs aren't on a bicycle wheel) nobody will see the flicker. Your camera/video might, but that's true at 2 kHz too. Discussion on this answer: Comment: You're right, "series" isn't a good word for that. Thanks for the pointers! Comment: I think I get why the two-MOSFETs idea is tricky. I've looked at ICL7667, and 2 problems: 1) it looks like it needs 4.5V at input, and I have only 3.3V, and b) my PCBA (JLCPCB) doesn't have it. Do you know of another part I could search for? I've also looked at level translators (https://jlcpcb.com/parts/2nd/Logic/Translators_Level_Shifters_82576?spm=search&searchTxt;=level%20translator) but those are capped at around 5.5V - 6V on the output. Comment: @IvanVoras If you just need a gate driver, they're very widely available. There are a lot of good options from TI, Infineon, and Maxim, as well as a few from IXYS. Comment: @IvanVoras Look again in the datasheet for the ICL7667, it states it needs at least 2V at the input for it to read the input as a logic 1, no matter if that chip is driven from 4.5 or 17V. It is designed with TTL logic levels in mind Comment: I found a gate driver that looks like it should work (https://www.lcsc.com/datasheet/lcsc_datasheet_1912111437_Texas-Instruments-UCC27524DR_C465729.pdf), so the whole thing should look something like this, right? https://imgur.com/a/hVuAMcE Do you have other suggestions? ================================================================================
Discussion Chain ID: 701587 ================================================================================ User asked: Fake content in serialized array I have network structures and a container structure (nvs) that holds the number of networks and a pointer chain for each network. I would like to serialize this container and then store it in Non Volatile Storage under one key. Adding an item works fine but by serialization I get some stupid result az the serialize.memcpy() and can't figure out why. The stored structure look like [](https://i.sstatic.net/gY7rt.jpg) Serialized nvs_p should looks like [](https://i.sstatic.net/8LTm9.png) as a char array to be able to store as a value in NVS. #include <Arduino.h> typedef struct network { char SSID[50]; char PASS[50]; network(const char* s, const char * p) { memset(SSID, 0, 50); memset(PASS, 0, 50); strcpy(PASS, p); strcpy(SSID, s); } } network_t, *network_p; typedef struct nvs { network_p* networks; uint8_t items; } nvs_t, *nvs_p; uint8_t *serialize(const nvs_p nw) { uint8_t networksCount = nw->items; unsigned char *buffer = (unsigned char *)calloc(1, sizeof(unsigned char) + networksCount * sizeof(network_t)); buffer[0] = networksCount; for (uint8_t i = 0; i < networksCount; i++ ) memcpy(buffer + sizeof(uint8_t) + i * sizeof(network_t), nw->networks[i], sizeof(network_t)); return buffer; } nvs_p deserialize(const unsigned char *buff) { nvs_p ret = (nvs_p)malloc(sizeof(nvs_t)); memcpy(&(ret->items), &(buff[0]), sizeof(uint8_t)); ret->networks = (network_p*)malloc(ret->items * sizeof(network_p)); for(int i=0, offset = sizeof(network_t);i<ret->items;i++, offset += sizeof(network_t)) { ret->networks[i] = (network_p)malloc(sizeof(network_t)); memcpy(&(ret->networks[i]), buff + i * sizeof(network_t), sizeof(network_t)); } return ret; } nvs_p add(nvs_p all, network_p net) { if(all==NULL) all = (nvs_p)calloc(1, sizeof(nvs_t)); all->networks = (network_p*)realloc(all->networks, (all->items+1) * sizeof(network_p)); all->networks[all->items] = (network_p)malloc(sizeof(network_t)); memcpy(all->networks[all->items], net, sizeof(network_t)); all->items++; return all; } void setup() { Serial.begin(9600); Serial.println(); nvs_p all; network_t net = network_t("alma","körte"); all = add(all, &net); strcpy(net.SSID,"szilva"); strcpy(net.PASS,"narancs"); all = add(all, &net); uint8_t *str = serialize(all); nvs_p sec = deserialize(str); } void loop() {} **Feed:** Items=2 ## SSID:alma PWD:körte ## SSID:szilva PWD:narancs **serializing output:** Items=2 D9 DA DB DC DD DE DF E0 E1 E2 E3 E4 E5 E6 E7 E8 E9 EA EB EC ED EE EF F0 F1 F2 F3 F4 F5 F6 F7 F8 F9 FA FB FC FD FE FF 00 01 02 03 04 05 06 07 08 09 0A 0B 0C 0D 0E 0F 10 11 12 13 14 15 16 17 18 19 1A 1B 1C 1D 1E 1F 20 21 22 23 24 25 26 27 28 29 2A 2B 2C 2D 2E 2F 30 31 32 33 34 35 36 37 38 39 3A 3B 3C 3D 3E 3F 40 41 42 43 44 45 46 47 48 49 4A 4B 4C 4D 4E 4F 50 51 52 53 54 55 56 57 58 59 5A 5B 5C 5D 5E 5F 60 61 62 63 64 65 66 67 68 69 6A 6B 6C 6D 6E 6F 70 71 72 73 74 75 76 77 78 79 7A 7B 7C 7D 7E 7F 80 81 82 83 84 85 86 87 88 89 8A 8B 8C 8D 8E 8F 90 91 92 93 94 95 96 97 98 99 9A 9B 9C 9D 9E 9F A0 Output dump should begin with 41 6C 6D 61 00...(Alma) 4B F6 72 74 65 00...(Körte) 53 7A 69 6C 76 61 00...(Szilva) 4E 61 72 61 6E 63 73 00...(Naramcs) Discussion: Comment: The issue lies in how you're handling pointers to network_p during serialization and deserialization. When you serialize the network structures, you need to copy the data they point to, not the pointers themselves. Comment: What does "some stupid result" mean? Give us a specific example of what input you're feeding in, what output you expect, and what output you actually get. Comment: It looks to me as though you're declaring nvs_t.networks as a pointer to a pointer to a network_t, instead of just a pointer to a network_t. Answer 1 (0 votes): fixed serialize(): char *serialize(const nvs_p nw, char *buffer) { uint8_t networksCount = nw->items; buffer = (char*)calloc(1, sizeof(unsigned char) + networksCount * sizeof(network_t)); memcpy(buffer, &networksCount, sizeof(uint8_t)); for (uint8_t i = 0; i < networksCount; i++) memcpy(buffer + sizeof(uint8_t) + i * sizeof(network_t), nw->networks[i], sizeof(network_t)); return buffer; } and deserialize(): nvs_p deserialize(const char *buff) { nvs_p ret = (nvs_p)calloc(1, sizeof(nvs_t)); memcpy(&ret->items, buff, sizeof(uint8_t)); buff += sizeof(uint8_t); ret->networks = (network_p*)calloc(ret->items, sizeof(network_p)); for (int i = 0; i < ret->items; i++) { ret->networks[i] = (network_p)calloc(1, sizeof(network_t)); memcpy(ret->networks[i], buff + i * sizeof(network_t), sizeof(network_t)); } return ret; } all things going as I expected ================================================================================
Discussion Chain ID: 406837 ================================================================================ User asked: How much current will this LED draw? Sorry if this is a really basic question - software engineer here, so I'm a little out of my element. I'm working on an IoT project, and I'm planning on using [this](https://www.adafruit.com/product/1439) button with a red LED inside of it. For most of their products, this manufacturer lists how much current their stuff draws. However, in this case, they don't. The information they give is: The forward voltage of the LED is about 2.2V so connect a 220 to 1000 ohm resistor in series just as you would with any other LED to your 3V or higher power supply. I'm planning on powering it using a 2N2222 transistor connected to the 5V rail on a Raspberry Pi. I would have naively tried simple Ohm's law, but I know that can't be correct here. EDIT: I did a little digging through some old textbooks. Since I'm powering it from the 5V rail, $$V = 5V = 2.2V_{LED} + V_{RESISTOR}$$ So, $$V_{Resistor} = 2.8 V$$ Which, from Ohm's law, then gives: $$ I_{Resistor}=I_{LED}={2.8V\over1000\Omega}=2.8mA$$ Are my calculations/reasoning correct? Discussion: Comment: Yes, you're on the right track. But you can also factor in the voltage drop in the 2N2222. Simply add it to the V(LED) as a first step. Comment: Your text books are newer than mine :-) ... when I was at high school (last time physics for me) LEDs were not mentioned (thus no forward voltage). Answer 1 (2 votes): At 5V you have V = I*R equivalent to (5V-2.2V) = I * R(from 220 to 1000 ohm). The 2.2V varies slightly based on the source voltage but in this case it's safe to approximate that your current would be between `2.8V/220ohm=12mA` and `2.8V/1000ohm=2.8mA` 2.8mA should be a decent amount for any red LED you're playing with. Blue LEDs can be a lot brighter at the same current so just keep that in mind before you solder anything because there are tons of examples of blue LEDs that are way too bright because somebody expects the same luminance curve. The 220 ohm resistor would be appropriate if you were running at 3V (would give you ~3.6mA) but at 5V you would have 12mA through the LED which would almost certainly get it way brighter and hotter than you need it to be. Discussion on this answer: Comment: Awesome! I did some digging through some old textbooks as I knew this had to be really basic, and it looks like I was correct in my reasoning. Thanks for the answer anyways! Comment: Regarding blue LED brightness, is that why the cheap $1 little chinese made box to convert optical audio to RCA style that I bought on the internet blinds me with the fire of a thousand suns at night in my room? Comment: That is to encourage you to crack it open and replace it with a soothing green LED and maybe a bigger resistor. At least that's what I have always presumed. Comment: There's a wide variation in LED brightness these days. The LEDs of my youth would barely glow enough to see in sunlight at 10mA (hence, a 220\$\Omega\$ current-limit resistor). If you go shopping for high-intensity LEDs today, you can find red ones that are painful to look at with a 3.3V supply and a 1k\$\Omega\$ resistor. There's no knowing what's in your switch unless you check. Answer 2 (0 votes): For a LED: **I led = (Vsource - Vled) / R** You can use this calculator to help with deciding on the resistor you would like to use for your 5 volt rail. <http://www.ohmslawcalculator.com/led-resistor-calculator> I see each GPIO pin on the Pi can supply 50mA and thus you wouldn't need your transistor and could just turn it off and on with the GPIO. Yes your calculations are correct. You can reduce the resistance to get a brighter LED. Discussion on this answer: Comment: It is true that the Pi can supply 50 mA cumulatively across all GPIO pins, but I have many other devices on the Pi being controlled by GPIO so I don't want to push it. Also, for any future readers, that is 50 mA combined across all GPIO pins, but no more than 16 mA on any one pin. Comment: Makes sense. I see that is the maximum you would desire for all pins. ================================================================================
Discussion Chain ID: 406834 ================================================================================ User asked: Why is it that true random number generators are not in every computer? I understand that one of the fundamental pillars of the programmable computer, is that we should implement features with software rather than hardware, anytime it is possible & more efficient (or less efficient but to a degree that we can deal with); but I believe that random number generating should be an exception. There are many things that, in theory, are undermined by PRNGs (e.g., in 1949, Claude Shannon proved that any "unbreakable" encryption method must utilize TRNGs for key generation). For some reason people like to say that TRNGs have longer generation times (<https://www.random.org/randomness/>) but that is wrong! Some TRNG architectures are only limited by sampling rate & the speed of their ADC (if they are still too slow then you can just run them in parallel). PRNGs are slower because they require computation steps. With TRNGs the "computation" is performed by the environment (at roughly the speed of light). The only thing PRNGs have going for them is that they are inherently more power efficient than TRNGs... So my questions is, why did TRNG circuits never find their place in the standard computer architecture? From my perspective, every modern day computer should have a TRNG circuit & they should be used in place of PRNGs in most situations. Discussion: Comment: It's impossible to prove a circuit intended to produce white noise is really producing white noise. And not picking up a signal from an adjacent circuit. Comment: Because **True** random number generators are "hard", and there isn't enough of a need for them to justify the effort. Comment: @Janka, If it is impossible to tell the difference between signal X and the signal you want, then signal X _is_ the signal you want. Comment: No. Because I don't want my white noise being non-white from time to time. How do I detect that? Comment: You argue that true random number generators generally are faster than pseudo random number generators, and then you cite a document that says the opposite of what you believe. Can you cite a document that _agrees_ with your belief? Comment: @Janka Google for "statistical tests of randomness." It's a well-studied problem. But my point is, if you have no way to tell whether your noise source is "white" or "not white," then presumably, nobody else has any way to tell either (If they _could_ tell, then you could ask them to show you how they did it.) So, if nobody can tell whether source is or is not "white", then how could it matter? If it mattered, then that would be a way you could tell. Comment: With TRNG, no one can tell. But with "fake"RNG, you might not be able to tell if anyone else can tell or not. If you're OK with that, you're probably not in the market for TRNG anyway. Comment: I've enough worries from WiFi and Cell phone signals, so I tremble at the thoughts of radioactive decay. As your article says PRNGs are efficient and deterministic, so they met the needs of developers and had repeatable results. Everything in a computer is a trade-off. So the demand was never large enough and as the other comments say "is a TRNG really random". Lots of research papers out there. Comment: @Solomon Slow: A statistical test for randomness can only cover sampled data. You have to store it —plentyful—, then discover you had to stop the machine searching for the culprit. You can do that – who's telling the user? Comment: Many modern motherboards do include dedicated entropy sources, for example inside a Trusted Platform Module (TPM) chip. Comment: @David But nobody with any sense really trusts them! As a source to mix into an entropy pool, great, but the problem is that an AES128 block in ctr mode with an unknown key is indistinguishable from a hardware RNG **UNLESS** you have the key, so anyone can build that and claim it is a TRNG and should be used for all your crypto and then be reading your mail because they know the key, and you have no way to tell. It is that fact that there is no way to verify a TRNG is what it claims that makes the hardware useless in general. Answer 1 (2 votes): A random number generator has to output random numbers that are uniformly distributed. The possibility must be exact for all possible numbers. That constaintis very difficult to obtain with kind of noise generator circuit, however it is possible to make this with computation aka PRNG - pseudo random number generator. PRNG is used for all gaming machines, because it has to have a statistic log that prooves that hit numbers are uniformly distributed. Another bad thing with white noise generator is that is susceptible to the environment noise, it would be very easy to jam a slot machine with some external device. Discussion on this answer: Comment: No, an RNG doesn't *have* to output uniformly distributed random numbers. It just [maximizes the entropy](https://electronics.stackexchange.com/questions/404590/calculating-the-entropy-rate-of-adcs). ================================================================================
Discussion Chain ID: 406824 ================================================================================ User asked: kicad: LM1117 can't choose Power output line I have an LM1117 regulator and I have this problem: When I "Perform electrical rules check" I have this error: ErrType(5): Conflict problem between pins. Severity error. - @ (224,79 mm,92.71 mm): Pin 4 (Power output) of component U1 is connected to - @ (224,79 mm,92.71 mm): Pin 4 (Power output) of component U1 (net 1) Well I can see an 2 and 4 numbers in the VO, I click here and I have a list to choose values: - Clarify selection - Component LM1117-3.3, U1 - Pin 2, Power output, Line - Pin 4, Power output, Line Whatever I choose it doesn't work. [](https://i.sstatic.net/RX64h.png) [](https://i.sstatic.net/Hkca5.png) Discussion: Comment: I don't use any custom symbol, the kicad version is: version 4.0.5+dfsg1-4 Comment: If I choose another regulator works fine but the all type LM1117 regulators have a this kind output, 2 and 4 (invisible type) Comment: You have two pins on U1 defined as power outputs, and you have connected them together. That's pins 2 and 4, which are stacked on top of each other. ================================================================================
Discussion Chain ID: 406822 ================================================================================ User asked: How Does Line Frequency Affect Coils of a Contactor? I am using a generator as my source voltage, which produces 240VAC @ 240Hz. I was planning to use the following contactor from TE: [CONTACTOR 4PST 40A 240V](https://www.te.com/commerce/DocumentDelivery/DDEController?Action=srchrtrv&DocNm=1308242_93-3100-4P&DocType=DS&DocLang=English) In the datasheet it says this contactor's coil's activating voltage needs to be 50/60Hz. Now what happens if I feed 240VAC @ 240Hz to the activating coil? I have asked the same question from DigiKey and TE support people, and they just said it won't work; but they did not explain **WHY** it won't work. So, I was hoping if someone could explain it to me why it won't work. Thanks Discussion: Comment: \-- Clarification : What generator are you using that is 240 VAC @ 240 Hz? Normal generator output frequencies are 50/60/400 Hz. Answer 1 (2 votes): An AC coil presents a specific impedance at a specific frequency. \begin{equation} X = 2\pi fL \end{equation} Where: L = coil inductance in Henrys f = frequency X = impedance Your contactor's coil is specified at 50-60Hz. If you instead use 240Hz, then the impedance will be higher, and not enough current will flow through the coil to activate it. X above can be substituted as R in Ohms law V=IR => V=IX to show how much current will flow. ================================================================================
Discussion Chain ID: 406815 ================================================================================ User asked: MOSFET driver circuit configuration for half bridge MOSFETs for power amplifier I am making a class D audio amplifier and I am using a MOSFET driver to control two MOSFETs in a half bridge configuration as shown in the circuit below [](https://i.sstatic.net/KxJhA.png) When I connected the circuit without the MOSFET half-bridge, I grounded `Vs` and I got a neat output according to my needs `15 V` peak at `HO & LO`, The problems started when I connected the MOSFETs, The `HO & LO` terminals started sending out the same signal but with a max voltage of `3 V` or probably less, then the circuit drew around 1 AMP from my voltage source and burned the MOSFET driver chip, I knew for sure that it was burned because the resistance between the `VDD` terminal and the `COM` terminal was 26 Ohms instead of the high resistance a new chip had. An engineer in my uni suggested that the problem might be caused because I was providing the 15 volts to the MOSFETs from the same node that supplies the same voltage `15 V` to my entire circuit, although my circuit was drawing only 40 milliamps from the power supply before connecting the MOSFETs. I would like to note that the chip is [FAN7390](https://www.mouser.com/ds/2/149/FAN7390-1006883.pdf). I have fried two so far. I would guess that the common power supply might be the problem?, or it might be that the switching frequency of 125kHz the problem? The `Hin and Lin` signals are PWM signals with `15 V` peak. Answer 1 (0 votes): Several things wrong with that design! * Where is the decoupling? That 15V line needs a whole pile of cap on it.... * C4???! 22uF for a boost cap, just insane, get rid of it, the 220n should be fine on its own. * R13/14 1k, try more like 100k. * Those mosfets, 140nC maximum gate charge?! Yea they are very, very butch fets, but you really want something much smaller and with a very much lower Qg. * Layout? It really, really matters. * Not the cause of the blowup, but R11/12 seem very high in value, especially given the Qg of those mosfets. Discussion on this answer: Comment: Hello, Thanks for the answer. I have spotted another mistake, my `Hin & Lin` signals are 15v peak which is 3 times the input voltage rating for that particular chip. If I may ask for a few clarifications please. for the first point, what line do you mean exactly, do you mean adding a shunt cap to the VDD terminal?, because I already have that but I forgot to include it in the schematic atm. for the 3rd point, I am really confused now because I saw someone suggesting a 10 Ohm to 100 Ohm resistance range, I might be mistaken though and he might've said KOhms. The MOSFETs were available at ... Comment: ... the lab and tbh the only thing I was concerned about was the current rating, it's my first ever electronic project and my Instructor only asked us to do a simple amplification of an audio signal in base band, but I found it as an oppurtunity to use uni's resources to learn more I guess. for the 5th point, what do you mean exactly by 'layout'. as for the last point, I know that the purpose of the diode-resistor thing is to do make the gate capacitance charge discharge faster thus creating a time delay so both MOSFETs won't work together, but I really don't know what are the ranges. Comment: Does using a voltage regulator will help me solve the power distrubution issue? for example the LM7805. Comment: Shunt caps (plural) between +15 and Gnd, one right on the drain of Q1, one right by the gate driver. 15V for drive is fine per the datasheet as long as your logic low is low enough, see recommended operating conditions at the bottom of page 5 and the logic input section on page 6. 10-100R might be ok for R11/12 but with those monster mosfets I would be going for very much the bottom of that range, but for R13/14 10k - 100k or so seems more appropriate. More appropriate mosfets would be maybe 25V and 10A or so, which will be almost guaranteed to have a much smaller gate charge. Comment: Class D power stages are really NOT baseband! They are more like AM radio transmitters! A 7805 is unlikely to help much (but a handful of 220n MLCC caps and maybe 1 100uF eleco probably would). By layout I mean how physically have you built this thing? dead bug on a bit of copper clad (acting as a ground plane), with minimal lead lengths is good, while plug in breadboard is hopeless for this sort of thing for example. I would build what the instructor asked, rather then going down a rabbit hole of complicated that I would judge you do not yet have the knowledge to pull off. Comment: lol I am using a breadboard for it, it's a bit messing but the circuit itself is smaller than older digital projects I have worked on. As for the class D amplifier, I know it's not baseband but as I said doing it will be a good experience, the problem is I don't think I would be able to catch those mistakes you've pointed out even after graduating without trying, I doubt there is a course that would tell me the specifics that you've said. I got two 180 uF ceramic capacitors I am using as a shunt between Vcc and GND, what's funny is the approach I have taken to reduce Vcc noise at the beginning Comment: was connecting Vcc to a low pass filter, but thinking of it again, low pass filter = shunt caps but with power loss I guess, and before I forget, I am prototyping it on a breadborad, but I am planning to make a PCB for it after I am sure everything is fine. May I ask what negative effects the High Qg is producing?, is it the reason that a high current is generated which was frying my MOSFET driver? , also why was the `HO & LO` 's voltage reduced signifacantly when I connected the driver to the MOSFET gates. Also is there a specific MOSFET chip you recommend? Comment: Also sorry for asking too many questions, but generally I don't get someone to answer me in uni since many professors there aren't experienced with circuit design I assume, so thanks for your help :D Comment: I found [this MOSFET](http://www.irf.com/product-info/datasheets/data/irlz44n.pdf) doesn't look as bulky and it's sold at a local online shop. Comment: That is a logic level mosfet, Vgs(max) is rather low at 16V if you are using a 15V rail, and Qg is not all that much lower (a little under half what you had), I would probably use something like a STP16NF06L but there are many others, Qg about 10% of that monster you picked out. Breadboarding power circuits nearly never works, dead bug it on a bit of copper clad as a ground plane, much more likely to work. Forget the professors (mostly useless people for this kind of thing), it is the lab technicians you need to be seeking the advice of, they usually know the practise. Comment: I would not worry too much about not knowing how to do this right at graduation, nearly nobody does unless they have been a hobbyist for years before going to uni. That is what the greybeard at your first job teaches you, uni is for the theory and (especially) lots of hardcore maths, actual design chops build on what you learn at university (And very seldom involve calculating ANYTHING to three sig. fig.). High Qg means lots of switching losses and slow switching (And may explain your low gate drive voltages). Comment: Thank you very much, you are the best. So the MOSFETs themselves were what causing my driver to burn? because I am still afraid to burn another one because sourcing them would take a big load of time. As for prototyping, I would make it on a copper board as you suggested, thank you very much again for your great help. Comment: I reiterate comments already made about layout and decoupling. The 15V logic inputs are within the device's limits so should not have fried it. One thing to watch is that you protect the driver from excursions beyond the supply rails on its outputs, even for short periods of time. See absolute maximum ratings. This can lead to totally unpredictable behaviour. A good way to protect it is to connect Schottky diodes (perhaps 1A rating) in reverse from each driver output to local supply, i.e. COM and VDD low side, VS and VB high side. Negative voltages can come from high di/dt + lead inductance Comment: I assume you've ensured that the PWM signals do not overlap in time. If they do you get cross conduction with fast short current spikes. Perhaps find a driver that precludes cross conduction. Regarding high Qg, the significance is that the driver has to dissipate the energy stored in the MOSFET gate capacitance. In your circuit, some will go in the diode but most in the driver. Power is gate charge x freq x Vg x 2. Might be OK but check. A few ohms in series with the diode can help. On the other hand, 50 ohms in series with gate will slow the turn on time (shouldn't fry driver though). Comment: @SteveHubbard Hello, thanks!. The thing is the power supply can only supply 1A and the driver can take around 4.5 -5 amps I think. Maybe you are right about the Power, because I have 125Khz frequency so that might’ve what fried the driver. Hmmm why would I need a couple of Ohms in series with the diode. Isn’t its purpose to kinda short the gate so it discharges as fast as possible?. My PWM signals are in-fact over lapping for like 5 - 10 ns but I thought the resistor with a parallel diode would solve this issue?. I will try to find a MOSFET with lower Qg abd place 10 Ohms instead of 50 Ohms. Comment: If you use a small resistor in series with the diode, some of the driver dissipation is transferred to the resistor. Yes, R11, R12 could help with overlap but there might be better ways to manage this. Although your PSU is only 1A, the driver will be capable of delivering much more than this for the very short periods required, from C4 (high side) and the decoupling cap on Vdd......if it were there. Don't forget the Schottkys too. ================================================================================
Discussion Chain ID: 406811 ================================================================================ User asked: Interrupt during packet transfer I'm using the mbed TCP/IP Socket library to receive incoming messages via ethernet. Currently, the incoming data is read in an infinite while(1) loop (i.e. as fast as possible). I will also be adding several timer interrupt functions which run periodically (1000/sec). Should an interrupt occur while a message is being received, would the incoming message be discarded and have to be re-sent from the client? How are packets processed in the LPC1768? If I process incoming packages in a separate timer interrupt function (say, 20/sec), can I still guarantee that packets won't be missed? Answer 1 (1 votes): Once the TCP stack has handed off the data to your infinite loop, the data is in that specific memory location. An interrupt will not cause any issues with that. The TCP stack itself should also be interrupt driven (if it's not get one that is, it's not worth it). The C compiler takes care of saving variables between interrupts and restoring them when the interrupt is done. As long as your interrupts are short and sweet, then you shouldn't have any issues with data loss, or requiring the sender to re-send, as you have described it. Discussion on this answer: Comment: do you know if the mbed's TCP/IP class is interrupt driven? And which priority is it? Ultimately, my timer interrupt must take priority. Comment: It's not clear. https://os.mbed.com/forum/mbed/topic/2073/ says that there are multiple versions floating around. Some polled, some interrupt driven. Guess you need to know which one you are using. ================================================================================
Discussion Chain ID: 406808 ================================================================================ User asked: How to find max load limit in datasheet? I have а [datasheet](http://www.ixysic.com/home/pdfs.nsf/www/CPC1008N.pdf/$file/CPC1008N.pdf) but I don't understand: how to find max load limit in datasheet? Can I use this SSR to switch the load (12V DC), and what current can I count on? Thanks. Answer 1 (1 votes): Welcome to EE.SE. The short answer to your question is right at the top of the datasheet: [](https://i.sstatic.net/6QBoG.png) The blocking voltage is the voltage the switch can sustain when open, and the load current is the maximum current the switch can handle when closed. Note that these are the 'headline' specs, and are the general best-case specifications the manufacturer has chosen to highlight. For a more complete answer, you'll need to determine the maximum allowable power dissipation given your operating conditions (in particular, ambient temperature). This is done by taking the package thermal resistance in combination with the allowable maximum die temperature minus your ambient temperature. Then you can divide this by the on-resistance, take the square root, and that's your allowable current Discussion on this answer: Comment: Yes, ambient temperature is my problem: I want to use this relay outdoors, that is, from -30 ... -35 ° C (in winter) to + 40 ° C (in summer). Answer 2 (1 votes): The maximum current through the output is listed in the datasheet: [](https://i.sstatic.net/PtZBM.png) So do not exceed 150 mA. _But how can I get the maximum current for this temperature range?_ You can't. And you should not. Designing something so close to the edge is **asking for trouble**. What you need is **margin** , that means that you stay **far away** from that maximum current. So instead of going up to 150 mA or 120 mA (for 85 C) you should not exceed **50 mA**. Yes, that's a large margin. But that should not be an issue if your load consumes less than 50 mA. If you have a load that needs more then **don't** use this switch to directly switch that load. Instead, use a relay of transistor to do the actual switching of the load. Relays for 12 V 50 mA can easily be found. Often such a relay can switch 2 A or more at 12 V or more. Problem solved. Discussion on this answer: Comment: Yes, but how does this value come from the ambient temperature? Comment: It doesn't **come** from ambient temperature, it is **related to (ambient) temperature**. As the switch resistance is 8 ohm maximum at 150 mA that results in 1.2 V across the switch and 0.18 W power dissipation.That power will be dissipated as **heat**. If the ambient temperature is too high, the switch will **overheat** and might suffer **damage**. As the switch resistance increase with temperature, things get worse (more dissipation) at higher temperatures so that's why at 85C the current must be less than 120 mA. Comment: Yes. This is my mistake in understanding. Tell me, please, can I use a radiator to dissipate heat faster at high ambient temperatures? Comment: Yes you can but that doesn't solve the root of the issue. Cooling the switch is "patch work" and not "proper engineering and design". If you need the switch to operate near its limits, you're **asking for trouble**. By that I mean: the switch might work for one month and then break. Do you want that? No, so instead: use a relay or transistor to do the actual switching. Comment: Yes, you are absolutely right. But I was asked to use SSD in order not to configure Snubber to remove the EMI. Can I connect two SSRs in parallel to increase the load power? Comment: *Can I connect two SSRs in parallel to increase the load power?* That doesn't increase the load power, it increases the **maximum current**. In therory: yes you can. In practice I would never do that. Why? Because if one of the SSRs conducts better (due to slightly lower resistance) is will take more current and the SSRs don't divide the current equally. So again, it's **bad engineering**. If you need more current simply use a relay or transistor. I fail to understand why you insist on other solutions that are just "hacks". Comment: I'm afraid to send EMI to a working device. Comment: What makes you think that EMI will be an issue and why would it not be an issue when using an SSR? Sounds to me like the wrong reasons are used to avoid doing things "properly". Comment: Good. I was a supporter of conventional electromagnetic relays. But then I began to read and study the theory of electronics. Then I found information is the relay contact closure creates an EMI, which causes damage to circuit components, such as an MCU. Comment: You have fallen into the "*I read about this so it must be a problem so I must solve it*" pitfall. Yes, EMI can cause damage but only if you do the wrong things. An MCU needs to have supply decoupling capacitors, those will "eat up" any EMI disturbances from the relay contacts, also a relay needs a **flyback diode** at the coil to "eat up" back EMF, do that and: problem solved. You really should get some more **practical** insight in how things are build. Only studying the theory will make you believe **almost nothing** can actually work. Comment: @Bimpelrekkie - "the SSRs don't divide the current equally." Well, actually, one of the reasons MOSFETs are popular for power amplifiers is that they have a positive tempco for Rds. This means that, unlike BJTs they will tend to equalize current between parallel units, and do not suffer firecracker-mode failures. Usually. SSRs typically do use FETs, so your caution is probably unnecessary. Comment: @WhatRoughBeast Sure but there's no guarantee that discrete MOSFETs or the FETs in an SSR are in any way matched. If one is from a "somewhat low Rdson" batch and the other is from a "somewhat high Rdson " batch the current will not be divided equally. Since there are solutions (higher rated SSR) to make a robust implementation I see no reason to use SSRs in parallel. Answer 3 (1 votes): What you do is go to page R11, and look at the upper right graph, which shows the maximum load current vs. temperature. Discussion on this answer: Comment: Excuse me. @Bimpelrekkie helped me to understand the essence correctly. Answer 4 (0 votes): [](https://i.sstatic.net/A30DH.png) _Figure 1. Information from the datasheet is fairly clear._ 150 mA RMS which is the continuous rating and 350 mA peak. Note that the on-resistance can be up to 8 Ω and at 150 mA the power dissipation will be \$ I^2 R = 0.15^2 \times 8 = 0.18 \ W\$. That appears to be well within the 400 mW limit specified in the top table. For your 12 V supply this means that the minimum resistance you can drive is \$ R = \frac {V}{I} = \frac {12}{0.15} = 80 \ \Omega \$. Discussion on this answer: Comment: For "fairly clear": how does this value come from the ambient temperature? Comment: What value are you asking about? Comment: @Bimpelrekkie explained to me his mistake in understanding. Now I just want to clarify, is it possible to connect two SSRs in parallel to increase the load power? ================================================================================
Discussion Chain ID: 406805 ================================================================================ User asked: Explanation of 3 Tone Control Circuit I'm building an analog drum machine and want to have a 3 tone control circuit to individually adjust the bass, midtones, and treble frequencies on each of my instrument channels. I thought it would be fairly simple to find a circuit that I could modify to my liking, but it's proving to be more difficult than I thought. I found this Three-Band Active Tone Control circuit using the [OPAx22x](http://www.ti.com/lit/ds/symlink/opa227.pdf) Low Noise Operational Amplifier from Texas Instruments (Page 26 of Datasheet) [](https://i.sstatic.net/OUfJ0.png) This is exactly what I'm looking for, except no design equations are given and no description of how the circuit works is provided. I really want to understand how this circuit works intuitively/mathematically and would greatly appreciate any explanations and equations. Answer 1 (4 votes): I'm not going to try and give you a full treatise but give you a high-level overview. [simulate this circuit](/plugins/schematics?image=https%3a%2f%2fi.sstatic.net%2fP85FM.png) - Schematic created using [CircuitLab](https://www.circuitlab.com/) _Figure 1. A simplified variable gain inverting amplifier._ The gain of Figure 1a is \$ - \frac {R_f}{R_i} \$. Figure 1b allows adjustment of the gain by adjusting the pot. The gain increases as the wiper moves towards the IN. In practice a fixed value resistor would be added at each end of the pot to set minimum and maximum gains and present "silly" gain values being set by the pot at either end. It should be fairly obvious to see that your circuit consists of three such circuits around one op-amp. What may not be so obvious is that the inverting op-amp's inverting terminal is a virtual earth (ground) for the audio signal due to the feedback and the configuration makes it a summing amplifier. The main trick of the circuit now is to feed in the three bands of interest to be summed. We'll use a slightly different schematic for the discussion for reasons that will be made clear. [](https://i.sstatic.net/fm6nV.jpg) _Figure 2. A better circuit? Source:[Interface Bus](http://www.interfacebus.com/tone-control-3-band-tlo82-opamp-design.html)._ * Looking at the treble circuit we see that the signal to the summing point is fed through a 5 nF capacitor. The capacitor will block low frequencies and pass high frequencies so this part of the circuit will only affect the treble. * Looking at the bass we see that there is a high frequency bypass on the pot so there is no high-frequency potential difference across it and so it will only affect bass frequencies. * The mid-range is a combination of the bass and treble and forms a band-pass filter for the mid-range. Now spot the difference: your circuit has no bypass capacitor on the bass control. I suspect that the result would be that the bass control would work as a volume control only and that to boost the bass one would have to turn the "bass" control up and turn the other two down. This may be rather unsatisfactory as there may be a "hump" in between the middle and treble ranges. > I really want to understand how this circuit works intuitively/mathematically ... I've never done the maths for this so you'll have to do some digging. If you analyse the circuit one band at a time (and removing the other two) you may be able to figure out the equations yourself. Discussion on this answer: Comment: Thank you so much for the clear and understandable explanation, while the math is not there I at least understand which components would affect which frequency bands and how. Now I can at least throw it into LT spice and adjust the appropriate values somewhat intelligently to get the response I want. Comment: Good. Make sure that you use a log scale on the y-axis to reflect the logarithmic response of the ear. Thank you for accepting this answer. ================================================================================
Discussion Chain ID: 406803 ================================================================================ User asked: Monte Carlo Simulation In Python instead of HSPICE Suppose I have a resistor and I want to simulate process variation on it. When I was reading online, I noticed that Monte Carlo simulation is used for this purpose. I also noticed that HSPICE has this option. However, I like to use Python for this purpose. I wanted to generated different resistance using Python random number generator (such as Gaussian distribution). I was wondering if these two methods (HSPICE or Python) are conceptually the same procedure. Answer 1 (1 votes): As long as you can accurately simulate the effects of the resistance variation in Python, yes. Monte Carlo simulation isn't a SPICE thing -- its a general simulation thing that tends to get used a lot in SPICE because it happens to be a good way of predicting whether a circuit board design will work in practice. Discussion on this answer: Comment: thanks for your response. Yes, I understand what you mean. I am assuming a Gaussian distribution with specific mean and sigma (that matches some assumption for actual variation). Then, take sample from distribution. Answer 2 (0 votes): Simulating one resistor is easy, but you're typically looking for the effect that variation has on a functional circuit. If you can describe the transfer function of the parameters you want to look at relative to the parameter(s) you want to vary, you can do it in any programming language. For something simple like this divider, it's not difficult to work out, but it's far easier to let the software work that out on a more complex circuit. (This one is in LTSpice, with Gaussian distributions used rather than the mc function that uses a flat distribution) [](https://i.sstatic.net/5lKIY.jpg) Answer 3 (0 votes): Yes you can. No they are not the same. a) You have to model your circuit in python, using transfer function rules (e.g. for voltage dividers, opamps etc...), and vary the components (randomly) to update the transfer function. OR b) generate a spice netlist with selected (random) component values and run it in spice. This is not efficient, as you generate a new netlist for each case, but gives you most control through Python and the easiest circuit analysis through spice. Using the transfer function approach is not the same as performing circuit analysis. Although both will arrive at the same outcome for linear circuits, any non-linearity (e.g. semiconductors, inductor core saturation) is not captured in the transfer function approach. ================================================================================
Discussion Chain ID: 406800 ================================================================================ User asked: Will an AC series motor work with DC supply? I have read that a DC series motor can be operated using AC supply, but there will be excessive heating in the core and yoke and also a low power factor. So, construction is modified to have laminated core and yoke to reduce eddy current losses (heating) and also compensating winding and inter-pole windings to keep the torque same while reducing the turns of the field winding (to improve power factor (but reducing torque)). This is an AC series motor. My question is, whether this AC series motor will run on DC supply or not? I am also aware of universal motors, but they seem to be very similar to these AC series motors. Answer 1 (4 votes): The AC series motor you describe _is_ a universal motor, and will work fine on DC. The speed characteristics will be a little different, since when running on AC there's a significant reactive drop in the field windings that reduces the available driving emf. Difference between AC series and universal motor - With the field winding in series with the armature current the motor is insensitive to the direction of current, so once you have the necessary laminations to keep losses down when running on AC the motor becomes universal. Small DC series motors - though there aren't a lot of these, most have permanent magnet fields - are often made with laminated fields, since it's a cost-effective way of achieving the geometry. With bigger DC series motors, the field yoke and pole pieces are often solid steel pieces, forgings, extrusions or PM parts. Discussion on this answer: Comment: Then what really is the difference between an AC series motor and a universal motor? Comment: There isn't any difference. With the field winding in series with the armature current the motor is insensitive to the direction of current, so once you have the necessary laminations to keep losses down when running on AC the motor becomes universal. Small DC series motors - though there aren't a lot of these, most have permanent magnet fields - are often made with laminated fields, since it's a cost-effective way of achieving the geometry. With bigger DC series motors, the field yoke and pole pieces are often solid steel pieces, forgings, extrusions or PM parts. ================================================================================
Discussion Chain ID: 701577 ================================================================================ User asked: Help "Non-finite value" Circuit Lab Error After running DC Simulation in CircuitLab, I get this error message: "Error building graph: non-finite value." What is going on? I'm new at this, so anything could be wrong. First, to address and correct errors, I added SPICE values to all the LEDs, which cleared all errors but this one. Here's the circuit: [](https://www.circuitlab.com/circuit/3av343hdmban/gen2-repro/) Edit updated 11:53EST 2/15/24: Tried advice from "Andy aka" and removed the voltmeters and ampmeters from the circuit. Same error result: [](https://www.circuitlab.com/circuit/4ddq42b2r54j/gen2-repro-v2/) Thanks for the suggestion, Andy! Any help appreciated! Discussion: Comment: this site has Circuit Lab built in ... edit your question ... click the circuit button ... build the circuit ... click "save and insert" ... done, no screenshots required Answer 1 (3 votes): I think I see the problem (or a problem): - [](https://i.sstatic.net/3Wydn.png) You have a constant current generator (in the green box) but, it is feeding two voltmeters (red boxes) but, voltmeters have infinite terminal impedance hence, infinite voltage has to be generated by the current generator. Try bypassing the voltmeters. It seems you still have an error with the LEDs: - [](https://i.sstatic.net/qOgbT.png) Try selecting a standard model from the offered list. Discussion on this answer: Comment: Andy, thank you I'll try that right away. Comment: @Effexxess let me know what happens please. Comment: Hi! Just updated comment. And here's a new circuit [![CircuitLab Schematic 4ddq42b2r54j](https://www.circuitlab.com/circuit/4ddq42b2r54j/screenshot/540x405/)](https://www.circuitlab.com/circuit/4ddq42b2r54j/gen2-repro-v2/) Comment: Try bypassing the LEDs with a resistor to ground from the CC source to see what happens. Make it 100 ohm @Effexxess Comment: If that doesn't work try deleting the LEDs to see if they still have a model issue Answer 2 (3 votes): Aside from putting voltmeters in series, your LED model has some crazy values in it, and that's the proximate cause of the issue: [](https://i.sstatic.net/yAwdm.png) Is should be many, many orders of magnitude less and R_S should be a positive value. These are SPICE diode model parameters- you can't just guess at them. Here is one model I got from the manufacturer's [website](https://led.samsung.com/lighting/high-power-leds/3535-leds/lh351h-b/) (with a ridiculous number of (in)significant digits, but they do that sometimes), there are a number of models depending on the exact part and what you're trying to simulate, but this give a general idea of what kind of numbers to expect: > .MODEL LH351B_AY_TYP D > > * IS=1.88444461164512E-25 > * N=1.79496204159106 > * RS=0.211993583775378 > * TRS1=0 > * TRS2=0 > * EG=2.5 > * XTI=30 > As you can see the R_S (series resistive component of the forward drop) is a small positive value number of Ω, as you'd expect for a high-power LED, and the saturation current is around 24 orders of magnitude (\$10^{24}\$) smaller than the number you used. Diodes, like LEDs, with higher forward junction voltage have lower Is values than ordinary silicon diodes, and Schottky or germanium diodes have higher values, but still very small numbers. Discussion on this answer: Comment: OK, thank you Spehro Pefhany! I think this is a major part of my problem: the SPICE values which I inserted into the two LEDs are from an estimator program. I couldn't find any SPICE models with Samsung. Can you post a link and so I can search for LM301H-EVO and LH351H 660nm models? Comment: Link attached, poke around the website to get the exact one and read the accompanying text files in the .zips. Comment: Thanks again Spehro. I imported SPICE models and everything worked. Had to replace LM302H-EVO with LM301H_ONE model to approximate performance, but this seems acceptable. Here's a link to my new circuit v4, which replicates the Samsung Horticultural Gen2 module. [![CircuitLab Schematic 3c2g8eszq896](https://www.circuitlab.com/circuit/3c2g8eszq896/screenshot/540x405/)](https://www.circuitlab.com/circuit/3c2g8eszq896/gen2-repo-v4/) Answer 3 (0 votes): I imported SPICE models and everything worked! Had to replace LM302H-EVO with LM301H_ONE model to approximate performance, but this seems acceptable. Here's a link to my new circuit v4, which closely replicates the Samsung Horticultural Gen2 module. [](https://www.circuitlab.com/circuit/3c2g8eszq896/gen2-repo-v4/) Discussion on this answer: Comment: Effexxess It's good you posted the final solution so, If we are done here, please take note of this: [What should I do when someone answers my question](https://electronics.stackexchange.com/help/someone-answers). If you are still confused about something then leave a comment to request further clarification. You are quite at liberty to accept your own answer of course but, that might be seen as a little extreme given the help you have received. ================================================================================
Discussion Chain ID: 406797 ================================================================================ User asked: Two potentiometers to control the range limits of a voltage source I would like to control the range of an input voltage source using two potentiometers to establish the limits of the signal. First pot determines limit 1 and second pot determines limit 2. Lets say, when I have the first pot at 0% and the second pot at 100%, the input signal of 5 volts remains 5v at the output, input signal of 2.5v remains 2.5v and input signal of 0v remains 0v. When the first pot is at 0% and the second pot at 50%, the signal of 5v becomes 2.5v and the input signal of 2.5v becomes 1.25v and the input signal of 0v stays at 0v. If the first pot is at 100% and the second at 0%, the input signal is now inverted, the input of 5v becomes 0v, input signal of 0v becomes 5v, input of 4v becomes 1v and 1v becomes 4v. I’m trying to control the output voltage range of a synthesizer’s control voltage signal that goes from 5v to 0v. I have a signal that goes linearly and continuously from 5v to 0v in any given span of time, and I would like to change the range of it, to go, from say, 0v to 3.5v or 4.1v to 1.5, etc., by changing the position of the pots relatively to their start and end positions. First pot determines the starting position of the signal, and second pot the end of it. So for example, if first pot is at 75% and second pot at 25%, the 5v to 0v signal sweep would go from 3.75v to 1.25v, since 3.75v is 75% of 5v and 25% is 1.25 of 5v. What approach should I take to solve this problem? [](https://i.sstatic.net/tk53V.gif) Thanks in advance for any help you are able to provide. Discussion: Comment: Are there only these 3 distinct states? Or do you want to interpolate all the intermediate cases as well? Comment: I would like to interpolate all the intermediate cases as well. Comment: Pot1 can only be 0 or 100 right? So it's basically a switch? Comment: Pot 1 and pot 2 should be able to go from 0% to 100%. Comment: What happens to the output if Pot1 is at 25%? 50%? 75%? Is the signal inverted or not? From your description it seems that Pot1 only controls signal inversion, but maybe I'm missing something. Comment: @Irene: Why don't you explain what problem you're really trying to solve? Hit the edit link under your question. Comment: This would be probably easier to do using vacuum tubes than transistors, but even with transistors there are ways of doing it without using their log properties. I will take a stab at it. Comment: This would be a prime application for a scanning beam memory tube: write the response curve on the “screen”, and then read it out using a flying readout beam. Anyone got one of those things alive? Tektronix’s high-speed crt-based digitizers work somewhat like that and cold be adapted for the purpose, of one wanted a very retro sort of a solution (and absurdly overbuilt, too). Answer 1 (1 votes): I think I've understood what you are asking for. My interpretation is that you wish to specify maximum and minimum voltages, \$V_{MAX}\$ and \$V_{MIN}\$ that the output should conform to ("fit" within), and the output is to be a copy of some input, which varies between 0V and +5V inclusive. Also, if \$V_{MAX} < V_{MIN}\$, then the output should be an inverted version of the input, still lying between those limits. I believe this does the trick: [simulate this circuit](/plugins/schematics?image=https%3a%2f%2fi.sstatic.net%2fOM7rv.png) - Schematic created using [CircuitLab](https://www.circuitlab.com/) Let me explain how I derived this. From my functional description above, I realised that the amplitude of the output will be the difference \$V_{MAX} - V_{MIN}\$, and that it should sit atop \$V_{MIN}\$. Also, I should scale \$V_{MAX} - V_{MIN}\$ to adopt a range between 0 and 1, such that it represents some gain to be applied to the input. Since a gain of 1 would occur when the \$V_{MAX} - V_{MIN} = 5V\$, that scaling factor should be \$\frac{1}{5}\$: $$ V_{OUT} = V_{IN} (\frac{V_{MAX}-V_{MIN}}{5}) + V_{MIN} $$ Initially it seems that \$V_{MAX}\$ and \$V_{MIN}\$ are variables, which multiply \$V_{IN}\$ and seem to require some kind of voltage multiplier. But I am also aware that these values are actually constants, set by potentiometers. If I can arrange this relationship in a way that factors out those constants, such that they represent gain, instead of voltages, then there's hope. It can be done: $$ \begin{aligned} V_{OUT} &= V_{IN} \frac{V_{MAX}}{5} - V_{IN} \frac{V_{MIN}}{5} + V_{MIN} \\\ \\\ &= \overbrace{\frac{V_{MAX}}{5}}^{\text{gain}}V_{IN} + \overbrace{\frac{V_{MIN}}{5}}^{\text{gain}} (5 - V_{IN}) \end{aligned} $$ I noticed that the terms \$\frac{V_{MAX}}{5}\$ and \$\frac{V_{MIN}}{5}\$ are really just values set by the potentiometers, gains between 0 and 1 corresponding to potentiometer position extremes. So now my goal is to use those potentiometers as gain controls in the feedback paths of opamp inverting amplifiers. I'll replace those gain terms with simple variable names \$A_{MAX}\$ and \$A_{MIN}\$: $$ V_{OUT} = A_{MAX} \cdot V_{IN} + A_{MIN} (5 - V_{IN}) $$ Now I'm looking for ways to implement this relationship using inverting amplifiers, and if necessary, difference amplifiers. Since the two gain stages will be inverting, I just change the gain signs being careful to keep consistency overall: $$ V_{OUT} = -[-A_{MAX} \cdot V_{IN}] - [-A_{MIN} (5 - V_{IN})] $$ Those negatives outside the square brackets are cumbersome, requiring more inverter stages, but we can rearrange further, to simplify the system to only three stages (note that I swapped the bracketed terms 5 and \$V_{IN}\$ to change sign): $$ V_{OUT} = \overbrace{\underbrace{[-A_{MIN} (V_{IN} - 5)]}_Y - \underbrace{[-A_{MAX} \cdot V_{IN}]}_X}^{Y - X} $$ That's all. My implementation of term X is inside the blue box in the schematic above, Y is in the orange box, and their difference is implemented inside the green box. Answer 2 (0 votes): [simulate this circuit](/plugins/schematics?image=https%3a%2f%2fi.sstatic.net%2fXHlK0.png) - Schematic created using [CircuitLab](https://www.circuitlab.com/) I'm going to make some assumptions. Input, output, p1, and p2 can all range from 0 - 1. Seems to match point slope form of a line. Output = p1 + input * (p2 - p1) Output = p1 + input * p2 - input * p1 Output = p1 * (1 - input) + p2 * input I believe this circuit will accomplish this. Discussion on this answer: Comment: Brilliant. That is the formula. Thank you so much. Is there any literature that you would recommend on how to perform this kind of sum, multiplication and subtraction using op amps? Comment: @ugly: You might want to elaborate how you're going to do the multiplication with a buffer, an inverter and a summer. I think you'll need the autumn and winter too if you're restricted to those components! Comment: What is the voltage that goes into the V+ node? Comment: For your example, it would be 5V Answer 3 (0 votes): [simulate this circuit](/plugins/schematics?image=https%3a%2f%2fi.sstatic.net%2fNgWel.png) - Schematic created using [CircuitLab](https://www.circuitlab.com/) _Figure 1. Various gain characteristics as a function of potentiometer settings._ Based on \$ y = mx + c \$ this could be represented by $$ V_{out} = \frac {y_2 - y_1}{x_2 - x_1}V_{in} + c = (p_2 - p_1) V_{in} + p_1$$ where \$p_1\$ and \$p_2\$ are the pot settings which can vary between 0 and 1. The addition and subtraction are easy to do with op-amps. Multiplication is not. You would need an analog multiplier. I'm only familiar with the [AD633](https://www.analog.com/media/en/technical-documentation/data-sheets/ad633.pdf) which is ancient now so I'm sure there are better ones and, possibly, with single-rail supply operation. These work by converting each signal voltage to its logrithmic value, adding them, and then getting the anti-log. [](https://i.sstatic.net/vyTex.png) _Figure 2. AD633 block diagram._ * * * > I'm trying to convert the control voltage output of a synthesizer. [simulate this circuit](/plugins/schematics?image=https%3a%2f%2fi.sstatic.net%2fFYlie.png) _Figure 3. A possible simple solution using a voltage controlled pot._ I've never used a voltage-controlled pot but you have two options: 1. Use a servo-controlled pot driven by your 5 V - 0 V sawtooth waveform. This might wear out. 2. Use a voltage-controlled pot to sweep between the voltages on P1 and P2. See Maxim's [APPLICATION NOTE 4051 Using an Analog Voltage to Control a Digital Potentiometer](https://www.maximintegrated.com/en/app-notes/index.mvp/id/4051) for some ideas on this. (I only glanced at it.) Discussion on this answer: Comment: Amazing. Thank you so much. I'm going to try out this method. Comment: You didn't respond to my request below your question regarding what you are actually trying to make. Can you add that information? Comment: Yes. I'm trying to convert the control voltage output of a synthesizer. Comment: See the update. Answer 4 (0 votes): > What approach should I take to solve this problem? The potentiometers are to be wired as shown below. [](https://i.sstatic.net/ofc1C.jpg) [](https://i.sstatic.net/cVHu2.jpg) ================================================================================
Discussion Chain ID: 406796 ================================================================================ User asked: What are some of the reasons for voltage spikes in voltage regulated DC circuits? Decoupling capacitors are often used to protect ICs against voltage spikes even in circuits that contain voltage regulation of some sort (even something as simple as a zener shunt) What causes voltage spikes to occur even in a voltage regulated dc circuit ? Discussion: Comment: It's more likely to be very short duration *dips* in voltage rather than 'spikes' which may suggest a brief increase in voltage. Answer 1 (1 votes): The chips may consume current in pulses (think a clock or microcontroller running at 1 MHz). When connecting such spikey current consumer ICs with long wires (on PCB) to voltage regulator, the stray inductance of these wires cause the voltage to drop momentarily at the chip during a current pulse. Which is why you need decoupling capacitors to keep the impedance low at the chip. Discussion on this answer: Comment: What do you mean by "Keep the impedance low at the chip", a fast discharge of the capacitor to compensate for the voltage drop ? Comment: Yes. Because inductance of the wires will limit how fast the current will change to the required level, so that's why there are capacitors to provide local energy storage. Comment: so the decoupling capacitors used with ICs are mainly for balancing the drops rather than protection against spikes ? Answer 2 (1 votes): Given lots of fast spikes come into the voltage regulators, and the regulators have finite operating current and thus can precisely perform their servo-loop task up to some moderate frequency, the fast spikes come thru because of the low bandwidth of the servo-loop. And the large onchip transistors have massive parasitic capacitances between input (raw DC) and output, thus the spikes just sail on through. Answer 3 (1 votes): Following may be the cause: 1. External inductive loads-Relays / inductive coils Which will generate EMI / RFI Which will travel thru’long Cooection wires and if impedance of the connecting wires matches the level of spilke voltage Will be more and will be beyond suppression and may destroy the devices. 2. Provide Back EMF quenches for external load if any 3. For sensitive ic circuits grounded guard rings should be provided in the pcb itself ================================================================================
Discussion Chain ID: 406793 ================================================================================ User asked: Schmitt trigger oscillators interfere with eachother (74HC14) [](https://i.sstatic.net/Xuj6L.jpg) I am using a single 74HC14 (hex schmitt trigger) to implement three oscillators. I now have a test build ready and encounter problems. See schematic, it shows component values. Also * proper 5V power supply * 2u2 electrolytic bypass near chip * 100n ceramic disc bypass next to chip * unused schmitt triggers' inputs are on ground or vcc * outputs connected to inverting opamp amplifiers, each their own opamp with 100k and 500nF in series to the inverting input (the C is for DC blocking) The problem is: each of the three oscillators interfere with the other ones, changing their frequency. E.g. if oscillator 1 is set at 50 Hz, turning up 2 or 3 will cause 1 to go up in frequency (wild changes, think +50%) I'd think the schmitt triggers are not loaded very high (resistances are all >100k, problems occur with the potmeters at around 200k already) so surely I'm not pushing it in terms of sink/source current. Discussion: Comment: Try a ceramic decoupling capacitor. Comment: To be placed where? Comment: How much cross-coupling is acceptable?... it is uavoidable, especially when all three are in the same chip. Comment: How much does the frequency change? Provide numbers for "turning up 2 or 3" and "cause 1 to go up". Comment: I think the 50 Hz jumped to like 70 Hz. They're not just small fluctuations. Comment: This does not make sense if your input power is good... Are there resets etc you need to check? Do you have a scope to check your vcc line? Comment: So normally if you just post a photo of your breadboard you get yelled at for no schematic. Could you post a photo of your breadboard so we can see what you mean when you say the 100nF cap is "close to" the chip? I would expect a bit of cross-coupling between oscillators, but not that much unless your power to the chip is horrible. I second @MadHatter's recommendation to look at the power line -- look at it right across the power and ground pins on the chip. Comment: Also, how are you measuring frequency? ================================================================================
Discussion Chain ID: 406792 ================================================================================ User asked: What lubricant is suitable for switch contact? I have this expensive DPDT switch (20A 250V 2hp) which the only problem is dirty encumbered inside. The encumbrance is made of carbonized material and some kind of wax and dirty electrical contacts. The contact poles are in good shape after a good cleanup. I cleaned all part thoroughly. Now it all look clean and neat, ready to reassemble the switch. Since, originally, there was some lubricant inside, that looked like some kind of wax, I am on the search for a similar product. I recently dipped contacts on a relay (2HP motor) with high temperature silicon grease called Dielectric Grease 67VR. My repair lasted about 3 days (perhaps 20 ON/OFF cycles). The contacts ended up welded together and the grease was carbonated. So, obviously, the dielectric grease is Not a good option. The Question: What kind of lubricant would be suitable in my switch so it does not end up being a disaster but rather a successful repair ? [](https://i.sstatic.net/88vcY.jpg) Discussion: Comment: **encumbrance** /ɪnˈkʌmbr(ə)ns,ɛnˈkʌmbr(ə)ns *noun*, **an impediment or burden.**, "the horse raised its hind leg as if to rid itself of an encumbrance" synonyms: hindrance, obstruction, obstacle, impediment, restraint, constraint, handicap, inconvenience, nuisance, disadvantage, drawback; An interesting choice of word. Is it a translation from French (Canadian)? Comment: I _so_ want to repost the question on interpersonal relations stack exchange :) (Sorry, just _had_ to comment that. Back to electronics now) Comment: can you use graphite? it won't carbonize, well any more... Comment: Automotive isn't especially high voltage, but at least this is a grease for switches: https://uk.rs-online.com/web/p/contact-cleaners/3375925/ Comment: I've refurbished a number of switches, including the century-old porcelain bodied pushbutton light switches (with mother of pearl buttons) https://commons.wikimedia.org/wiki/File:Push_Button_Light_Switch.jpg in my house, but they all were assembled with screws, looks like this one has rivets drilled out. Have you thought about how you're going to reassemble this? Answer 1 (10 votes): The defining feature of dielectric grease is that is is a good insulator, and is used to keep moisture away from contacts where it could cause corrosion or conduction. Any silicone compound will break down under arcs leaving a silicon oxide that is an even better insulator, pretty much guaranteeing damage to the contacts. Switches should be greased with a high melting point, high viscosity grease _on the pivots and sliding mechanisms only_ \- where it will hopefully not migrate to the contacts, which should be dry. Discussion on this answer: Comment: Minimalism applies here... Comment: Phil G your explanation makes total sence. It would explain why the original lubricant was of ultra high viscosity like some kind of wax. And also would explain the malfunction caused by accumulation of that burned lubricant at the contact location. I think I will lubricate only the sliding parts and leave the contact dry. Answer 2 (2 votes): When contacts arc they polymerize organic materials in the air. The result is a sort of crud that will cause contact failure. If you lube the contacts you are just speeding up the process. When the manufacturer lubes the mechanical parts they probably use a grease with very low “creep”. That is, the oil tends to not separate from the grease and contaminate the contacts. Not sure where you would find such a thing. Silicone grease is usually thickened with fumed silica, but some are thickened with lithium soap. Silicone does not usually make a good lubricant unless specially formulated for that. ` Answer 3 (1 votes): Cool-Amp makes "Conducto-Lube", a silver-containing grease specifically designed for switches, breakers, etc. <https://www.cool-amp.com/conducto-lube> Discussion on this answer: Comment: I'm not sure you'll want a grease on your contacts that tries to keep conducting after you have switched it off. Comment: If that's happening in a switch dosed with conducto-lube, you probably used too much. Comment: Bad advice. Conductive grease is to be applied to irregular / loose / vibrating surfaces which should **remain electrically connected all the time**. Putting it on a switch which opens and closes under load will quickly degrade the grease to the point it will become harmful for the switch. Comment: "Eliminates hot spots in hinge joint switches caused by poor contact" this stuff is useful on the current-carrying hinge of large MV switches as depicted on the website.. It'd be dangerous to use on a switch like this that has a sliding contact since it'd smear out onto the insulator that moves in between the stationary contacts when off. Comment: There's "Lubricates switches" on the website and use on switches is mentioned in the spec sheet . Given the company has been at it since 1944, I figure they know what they're doing. ================================================================================
Discussion Chain ID: 406790 ================================================================================ User asked: Noninverting optocoupler with a pulldown resistor I am using a power MOSFET to switch a solenoid valve. The MOSFET is driven with a optocoupler (LTV-847) to isolate the 12V required to switch the valve from the 3.3V used by the microcontroller. However, from what I understand, this requires a noninverting optocoupler. The circuit I am using at the moment is: [](https://i.sstatic.net/WTMcT.png) I've breadboarded it and it seems to work fine. Is it OK to have a pulldown on a simple optocoupler like this (I know that some of the faster ones don't like that). If it is, then why do most websites suggest the inverting congfiguration with a pullup resistor? See for example this Sparkfun board which includes extra transistors to invert the signal: [Sparkfun optocoupler board](https://www.sparkfun.com/datasheets/BreakoutBoards/Optoisolator-v12.pdf) Answer 1 (2 votes): Not only is it okay to have a pull down resistor, in your circuit it is necessary. Mosfet gates are effectively capacitors. Imagine there is no pull down resistor. The Optocoupler allows current to flow into the gate, the charge carriers build up on the gate allowing a conductive channel to form between the Drain and Source of the mosfet. So far so good you want the mosfet to conduct. When the optocoupler shuts off however that charge at the gate will remain until it slowly leaks out to the source. The pull-down resistor allows the Gate charge to dissipate at a much faster rate turning off the mosfet when you want it too. As for the board you posted it looks like there is some double negating going on so from input to output there is no inversion. Someone more knowledgeable will have to go into why the designers made it that may. My guess is that the Optocoupler they used doesn't work well as a high side switch. Discussion on this answer: Comment: Thanks for your answer. I understand why we need pulldown/pullup resistors. I also understand how the Sparkfun board I posted works. My question is more about why most sources I could find show optocouplers with a pullup resistor on the collector of the optotransistor, and hardly any in the configuration I showed in my question. I.e - are there any issues with current sourcing capabilities/stability/longevity/whatever when I pull the output of my optocoupler down so that it doesn't invert the logic signal? Comment: Well dang, Then I don't really know and I didn't really help. Hopefully one of the guru's on here will take pity on us. This Article from Renesas tells me my Highside/Low side idea is bunk. [Renesas Article](https://www.renesas.com/us/en/products/optoelectronics/technology/usage.html#what-are-photocouplers) ================================================================================
Discussion Chain ID: 406785 ================================================================================ User asked: What is the purpose of this transformer winding in the following SMPS schematic? I am trying to understand how the following PC switched mode power supply works : [](https://i.sstatic.net/PozyN.gif) The way it works in general is OK. What is not clear to me is what is the purpose of the following part in red : [](https://i.sstatic.net/FMngI.png) AFAIK : The main IC (TL494) alternatively open/close Q3 / Q4 transistors. This, in turn, induce current in T2 windings and alternatively open/close Q01 / Q02 transistors. It will connect one end of primary winding of T1 to positive or negative voltage. When either Q01 or Q02 transistor close, current is forced to go first to the part I have highlighted in red. Why is it so ? What if the primary side of T1 is connected directly to Q01 emitter (instead of having to pass thought T2 red part) ? Discussion: Comment: Try read this https://electronics.stackexchange.com/questions/317188/half-bridge-converter/317380#317380 and also see this https://obrazki.elektroda.pl/2337604400_1500222128.png When you can see the winding in question is a positive feedback winding. And some useful links https://www.qsl.net/xq2fod/Electron/PS40/PS40.html ;;; https://electronics.stackexchange.com/questions/69666/atx-power-supply-front-end-how-does-this-work?rq=1 Comment: I just found out someone else asked the exact same question (for same schematic) : https://electronics.stackexchange.com/questions/259051/half-bridge-gate-drive-transformer-extra-winding Comment: It will turn the power transistors on more as the current starts to flow, reinforcing the drive signal from the T2 input transistors. ================================================================================
Discussion Chain ID: 406784 ================================================================================ User asked: Inverting, single-supply comparator not working as expected I am trying to convert an input sine wave to a square wave. The sine wave is centered at 2.5V and has an amplitude of 2V, with a frequency of 100kHz. I am looking for a hysteresis of 100mV centered around 2.5V. (ie. 50mV below and 50mV above 2.5V) I am trying to achieve something like the following (except that the output is inverted), where both waves are centered about 2.5V: [](https://i.sstatic.net/RFmRV.jpg) To do so I looked through [Design with Operational Amplifiers and Analog ICs](http://online.sfsu.edu/sfranco/BookOpamp/OpampsJacket.pdf), and I thought that I could work with a VTC offsetting single-supply inverting Schmitt trigger. [](https://i.sstatic.net/vWDAp.jpg) I then calculated the resistance values according to my parameters. VTH = 2.55V VTL = 2.45V VCC = 5V [](https://i.sstatic.net/EGrhk.jpg) Assuming `R3 = 100kΩ` and `R4 = 2.2kΩ`, I calculated `R1` and `R2` both being 4.1kΩ`. I proceeded to construct the circuitry on Proteus software using the [LM311](http://www.ti.com/lit/ds/symlink/lm311.pdf) comparator. [](https://i.sstatic.net/qTs0X.jpg) And here is my output. [](https://i.sstatic.net/5UR02.jpg) Yellow is Channel A, Blue is Channel B. I zoomed in on the square wave can be seen from the dials. [](https://i.sstatic.net/UshbM.jpg) The output is not only attenuated, but also unevenly centered. The book mentions none of these effects, so I suspect that I am missing something more fundamental here. Any suggestions on what I am doing wrong would be appreciated. Discussion: Comment: You have both scope channels set for AC coupling - that will remove any DC component from the signal, so you won't know where the signal is relative to Ground. The two vertical position sliders have different non-zero settings which will also change the vertical position of the traces. Comment: Also you have not said what the input signal level is not have you said whether it is adequately biased at 2.5 volts. Comment: Thanks, updated images of oscilloscope. @Andyaka, input signal level is adequately biased at 2.5V, with an amplitude of 2V. Comment: LM311 has enormous gain, and large output-stage current surges during transitions. You may have oscillations. Use a Ground plane. Use a very small package, so inductance in the VDD and GND pins are minimal. Answer 1 (1 votes): You've tied the collector of the NPN output to ground and you are trying to take an output from the emitter - you have this the wrong way round. Tie emitter to ground and use a pull-up on the collector like most folk (who still use this ancient part): - [](https://i.sstatic.net/QDt3i.png) Discussion on this answer: Comment: Many thanks for your answer. This very strangely yields no output on my oscilloscope. I will try other comparators such as the LM397. Comment: I must be using the wrong simulator. Got an output 10 minutes after I started the simulation, which has never happened before. This was it. When connecting the output to pin 1 I immediately got an incorrect output, but when connected to pin, I got an output waveform appearing after 10 minutes. Thanks Comment: Ten minutes is an awfully long time to wait for an output! ================================================================================
Discussion Chain ID: 406783 ================================================================================ User asked: STM32F0 - interrupt/breakpoint not working on certain hardware OK I realise this sounds like a dumb/noob question but please do read it through before calling me an idiot - at this stage I'll gladly take it if you can spot where I've gone wrong! **The scenario:** We have an existing working PCB design using an STM32F051K4, multiple boards have been built & programmed and all have performed as expected. Populating a new bare PCB with just the micro, its associated smoothing/decoupling caps, and BMP/SWD (debug/ICP) header the SysTick interrupt would not fire and breakpoints set in the debugger would not trigger (setting `break main` would never trigger!). I have tried several fresh boards, micros from two different batches, getting a more skilled colleague to solder the board... and none of them work! **The complete environment:** Boards are a fairly basic PCB with STM32F051K4U6 / K6U7 (UFQFPN32 package) microprocessor plus a couple of 100n / 4u7 capacitors around the 3v3 rail. In the test setup, the board is powered, programmed, and debugged by a Black Magic Probe (BMP) via GDB. The firmware is based on generated code from STM32CubeMX using low-level (LL) libraries, compiled in SW4STM32, initialising only the basic system clock / systick and setting all GPIO pins to analogue (floating / High Z). The pseudo-code of the entire thing is as follows - standard init purely as-generated by CubeMX: LL_Init(); SystemClockConfig(); // Include SysTick IRQ LL_SYSTICK_EnableIT(); // Enable the SysTick interrupt MX_GPIO_Init(); while(1) { count++; //optionally toggle a pin here to prove it's running } The `SysTick_Handler` simply increments a global `ticks` variable. Then the main loop literally just increments a count while we wait for the SysTick that never comes. The code compiles, and via GDB/BMP downloads and runs - in the "good" board I can set `break main` and `break SysTick_Handler` and both will be triggered as soon as the board is run. In the "bad" boards the breakpoints are never tripped and the interrupt never fires (ticks remains 0) despite the main loop counting upwards (and, if I toggle a pin in `main()`, I can see it toggle). However, the micro can be stopped and single-stepped and GDB reports no errors setting breakpoints. programming, etc. I have checked the interrupt vectors in the startup code and they are as expected. I am really stumped by this, my best-guess is there's some pin that needs to be pulled up or down or something, or perhaps some extra power rail smoothing is needed somewhere that the fully-populated board introduces, but I would NOT expect the micro/debugger to be **that** sensitive? I've checked and re-checked the code, the boards, the components fitted, the soldering job, and my sanity (TBC) to no avail. Any ideas gratefully received at this stage! _Edit to address questions in comments (in order & as I can):_ **@ChrisStratton:** The binary is identical every time, from the working running board I am then detaching GDB, issuing BMP "power disable", swapping boards, "power enable", scan, re-attach, load the binary, run. Not touching the IDE at all. Hard to be 100% sure the ground pad is soldered as it's under the chip in the UFQFPN32. All power pins (2x VDD + VDDA) are connected and have smoothing caps per the datasheet. I have not (yet) tried other interrupts as I would have to write new code to interrupt from a GPIO pin for example. I don't have a discovery board with this micro on so can't try that. Linker & startup are generated by CubeMX for this part and are obviously working on the "good" board with no modification. **@SamGibson:** The "bare" board is minus peripherals such as MAX232, I2C EEPROM, external voltage regulator, etc. just has the micro, debug header, and power supply caps / relevant pullups (BOOT0, NRST) fitted. I'm not currently in a position to post photos/schematics, I will if I can. Discussion: Comment: Are you loading the same binary in each case? Can you verify with GDB on the running board that the vector table is in use, and that it contains the right address? Do any other interrupts work? What if you intentionally trigger a fault? Did you connect *all* the power and ground pins? What is your clock source? Can you run the code on a Discovery board? Are you sure your linker map and startup files are valid for the part in use? Comment: John, Hi - I didn't see an explanation of the hardware differences between your "full" working boards (all of them working?) and your "minimal" non-working boards (all of them not working?). Close-up photos of example boards from each group ("full" vs. "minimal"), as well as schematics would be helpful. Focus on differences - what is different / what has changed since the working boards were made? Without the answers from those questions (so this suggestion might not make sense), I suggest to add parts onto a non-working "minimal" board, to see if it then works as a "fully populated" board. Comment: Check supply voltage level and compare to working board. I've had STM32 running at around 2.8V from USB debugger (should have been 3.3V, but something was sinking voltage), the MCU was running but some weird things were happening occasionally. Comment: *Any* QFN behaving in an odd manner should have the solder connections inspected under high power at an angle. Raise the microscope, crank up the power, and hold the board in your hand so you can look into the inside corner where package meets board at an angle. Video won't have the dynamic range, it needs to be optical and eyeball. Given the only ground is the pad, you should spend the $40 to get a hot air tool and desolder one to look for wetting. Also make sure the ground pad on the PCB is actually ground ;-) . And try the test of transplanting chips between good and bad boards. Comment: Is it possible that VDDA pin gets its power from a separate voltage regulator (which is not populated) and the debugger tool doesn't provide that power from SWD header? Answer 1 (1 votes): Thanks for the update. Due to the restrictions which prevent supplying photos & schematics, I would follow the plan outlined in my earlier comment, in order to make progress, including: * Make a list of _all_ the physical differences between the working "full" and non-working "minimal" boards, and their component parts including PCB, their sourcing, history/age etc. Also, measure the voltages at all possible nodes (even better to use a 'scope to view the waveforms - DMM measurements can be misleading) and compare them between the working and non-working boards. * Take a non-working "minimal" board and add components to it (testing after each step) until it is a "full" board. At some point along that process, it might start to work (e.g. breakpoints start to trigger) - since your "full" boards work, and that's what you are progressing towards. Investigate the last changes made just before that point, since whatever that change was, caused a change in the board's behaviour (in this case, from non-working to working). It's possible that the above step of converting a non-working "minimal" board, step-by-step, into a "full" board _might_ not result in a "full" board _which works_. In that case, there must be one or more differences between the original "full" working boards, and the newly-made "full" but non-working board (otherwise, the newly-made board would also work - so there must be differences). Your challenge is to find them, using knowledge that only you have about the hardware of the two boards, the design, the sourcing of the components etc. * Another approach to consider, is to reverse the direction of the investigation: Start with a known-working "full" board. Then remove components from it, step-by-step, testing after each change, until it has only the same components as your current non-working "minimal" boards. Did that board _stop_ working during this process? If so then, as in the process working in the reverse direction of changes above, whatever you just changed to cause that difference in behaviour (here, changing from working to non-working) is the point to investigate, using your knowledge of the hardware and the design etc. If you start with a working "full" board, and remove all the components to make it a "minimal" board and it _still_ works, then there are one or more differences between your _working_ "minimal" board, and your _non-working_ "minimal" boards. Again, since you have them in your hands, you have more knowledge than we do about the differences. In that situation, I would also consider moving components, one at a time, from a _non-working_ "minimal" board, to a _working_ "minimal" board, testing after each change. Again, if/when the working board _stops_ working, the last component that was moved from the non-working board, will tell you something about the cause of that change in behaviour. * Of course there are risks of getting misled during this process, due to practical issues like damaging components during transfer from one board to another, soldering problems (shorts or bad joints) etc. etc. Therefore after any change in behaviour during testing, it's important to consider the (hopefully small, but non-zero) possibility of an "own goal" during the troubleshooting. Discussion on this answer: Comment: The first thing I'd transplant would be to swap the MCUs between working and non-working boards and see if the problem follows the chip or the board. A nightmare with an iron but pretty easy with hot air, and being QFN that is hopefully already in use. Also, erase and re-program a good one (hopefully enough are available to risk one) Comment: @ChrisStratton - Hi, yes, good points. I'm leaving the OP to decide the fine details about the order of component changes, as only he knows the difficulties involved with his equipment, his boards, his available MCUs to risk them etc. When I've used similar approaches in the past, it's been impossible for anyone outside the team to decide such fine details, as they don't have enough knowledge of the constraints. In this case, we're outside the OP's "team" :-) As you say, swapping the MCUs might even be the *last* thing to do, if a hot air station isn't available. Comment: If hot air isn't available, then the soldering of this only-grounded-through-the-pad QFN chip is highly suspect to begin with. And no one's time is worth so little as to make doing this the hard way to save $40 in tools sensible. Comment: Being honest, the more you guys say it the more I'm doubting the QFN centre pad is soldered down properly - we do have hot air & microscopes so I'll have a play around and see if I can sweat one into working. ================================================================================