text
stringlengths
334
1.17M
Discussion Chain ID: 401341 ================================================================================ User asked: Why do these two resistor networks measure differently? Why do these two resistor networks measure differently? Aren't two 100k resistors in series supposed to be equivalent to a single 200k resistor? These are being simulated with Circuit Wizard. [](https://i.sstatic.net/eIWcs.png) Discussion: Comment: The only way they measure anything other than 200 kohms exactly is if your simulator includes some random errors in the resistor values or the meter reading. In which case you may have just got different random errors in the two simulations. Comment: In the real world, parts have a *tolerance* - often 5% to 20%. Apparently, the simulator is reminding you of that fact. Comment: And a 200k resistor should measure 200k. As I recall this is not the first time your simulator gave unexpected results...I think that should be a message to you about your simulator. Comment: It is just some tiny rounding error. Don't get hung up on it. Comment: I remember reading that SPICE inserts a very high value resistor to ground on every node to help convergence. If this simulator is doing this the two circuits would behave differently (it would also explain the first circuit not reading exactly 200k). OP can check this by reducing every resistor by a factor of 10 and seeing if the error scales by the same amount. Comment: @Austin is correct. Each spice simulator includes a feature called "gshunt" which may be non-zero in your simulation. You should check its value. There's also "gmin" that goes across every PN junction; "cshunt" which is similar to "gshunt" except that it adds capacitance at every node instead of conductance; etc. Find out what your situation actually is. Some simulators default "gshunt=0" but not all of them do. Answer 1 (1 votes): 200kohm resistor , with a 5% tolerance could read anything between 200,000 - (200,000*0.05) and 200,000 + (200,000*0.05) so 190k to 210k Looks like your simulator is also simulating a random tolerance within the above range. for the 100k it goes from 95k to 105k Discussion on this answer: Comment: Your numbers are off a bit. 0.005 is 0.5%. ================================================================================
Discussion Chain ID: 701042 ================================================================================ User asked: ESP32 powered over long lines with 230V I'm planning to put several Ethernet ESP32s with AMS1117 5 V to 3.3 V power converters and SHT31 temperature sensors around my house to report temperatures. They will be connected over Ethernet; power to the ESP32s will be delivered by free pairs in UTP cable. Originally I planned to use PoE, but I found a big problem: the PoE converter emits too much heat and makes the SHT31 self-heating. Could I just get rid of thePoE converters and power the ESP boards with 5 V from a central power supply, with some capacitor on the end of the wires? Maximum distance from the Ethernet switch is 30 m and current drawn by the board is quite low (max. 200 mA), so voltage drop shouldn't be an issue. What I'm worrying about is that Ethernet cables will placed along 230 V lines. My house is a pure residential environment, no electric motors or any induction style devices, but I'm still worried about interference from the 230 V lines. Should I worry? Thank you very much for your answers! It looks like i've calculated voltage drop incorrectly and you're right :/ I'll go with other solution for powering device, probably adding some 12V->5V converter on end. Discussion: Comment: Woudn't WiFi be an option? Or BLE. It's easier than routing ethernet cables everywhere. Powering the ESP32 would be also easier. Comment: _"... so voltage drop shouldn't be an issue."_ - Are you sure? Have you done the math? If not, do the math. Comment: Have you considered wiring the SHT31s by themselves? It seems a terrific waste to put Ethernet out on location (100mA+ consumption) when all you need is some piddly ~1mA sensor. (I2C works poorly over distance, but a shielded cable, and/or differential interface, or MCU as perhaps a I2C-UART bridge, would do well here, at a tiny fraction of overall current consumption). Answer 1 (0 votes): > Should I worry? Regarding data transmission, no worries, Ethernet is extremely robust. CAT5 has a loop resistance of about 0.2 ohm/m (this is for both wires of one pair over 1m). So for 30m you get 6 ohms resistance on your power supply. With your quoted 200mA current draw, this will drop 1.2V, so you'll get 3.8V on the LDO input (assuming there is no reverse polarity protection diode). AMS1117 won't work with such a low dropout. Besides, this LDO is really bad, it's slow, needs an expensive cap, tends to burn on overcurrent, etc. A good pinout-compatible replacement is LDL1117 from ST. It will deliver 3.3V from 3.8V input. When replacing AMS1117 with LDL1117, the 10µF tantalum output cap must be replaced with a 10µF MLCC. A side effect of the much improved transient response is much rarer crashes and reboots. Note if you just want a temperature sensor, there are simpler solutions. DS18B20 works fine with 30m wires, and there are plenty of cheap Zigbee sensors on the market too. Discussion on this answer: Comment: _"No worries, Ethernet is extremely robust."_ - But the question isn't about Ethernet, it's about using Ethernet cabling for 5V power transmission alongside 230V. Op is (rightly) worried about interference. Your answer does not address that. Comment: @marcelm If it helps, I will gladly note that "a solution exists". OP didn't provide any information to assess EMC performance of, so it seems a moot point to try and answer it here. If they want more detail in that direction, I would suggest they add that information to the question (or at this point as answer(s) exist, perhaps making it a new question). ================================================================================
Discussion Chain ID: 401336 ================================================================================ User asked: Puff of smoke in air. 3 different PCBs. PCB has ghosts? Yes, that is a haiku. (EDIT: fixed it... it is now _actually_ a Haiku) No I'm not smiling. I'm doing some standard testing; seeing what happens when one of the two power rails gets shorted to GND on a PCB that I designed. We're talking about a 12 V power rail supplied by a benchtop power supply, with a separate on-board 5 V buck converter that is supplying the other rail on the PCB (which my ATmega328PB is connected to). The 12 V rail has a bunch of DC barrel jacks on it that will be exposed to end users. So, naturally I decided to jam a jeweler's screwdriver into one of them to conduct my short circuit test. Lo an behold, a puff of smoke from my ATmega328PB. I think that means one of the following things happened: [](https://i.sstatic.net/MZ8k4.png) ## Schematic Time Here's the schematic of the connections to the ATmega328PB: [](https://i.sstatic.net/BhL2o.png) Here are all the schematics of things in the design that have a connection to the 12 V rail (the VBAT+ rail) and that control the GND current return paths: [](https://i.sstatic.net/3PK7W.png) [](https://i.sstatic.net/ZJmLP.png) And here is a schematic of the barrel jacks and the associated jack detect pins (note that these connect _directly_ to some of the pins of the ATmega328PB with no series resistance): [](https://i.sstatic.net/xYY5P.png) ## The Short Circuit Plan The plan for dealing with short circuits on the 12 V rail was to simply turn off the _LOAD_FET_ N-channel FET because of one of two logical conditions being met in firmware: 1. ADC sampling at a rate of 1 Hz would detect the over-current condition and cause the FET_LOAD switch to stop conducting, thus cutting off short circuit current 2. The voltage supplying the ATmega would go into brown-out condition, and the MCU would reset and initialize the FET_LOAD switch to "off", thus cutting off the short circuit current ## The Big Smoke Here is an oscilloscope probe of what happens to the _Vbat+_ rail on CH1 (yellow) and the _+5_ rail on CH2 (blue) when shorting Vbat+ to GND via application of a jeweler's screwdriver to the exposed wires of a cable that is plugged into the barrel jack circuit (I didn't stick the screwdriver _into the receptacle_) while it is being powered by a bench top supply that is set to 12V @ 5 Amps: [](https://i.sstatic.net/e9YkB.png) After that happened, the ATmega would simply get very hot whenever I powered up the board, and was effectively acting as a short circuit between its +5V input and signal ground. I desoldered the ATmega with hot air, and tested the FET_LOAD N-channel FET to see if it was fried. Indeed it had failed such that it would no longer turn all the way off or on when a gate voltage was applied to +5 or signal ground, but instead was operating somewhere in the twilight zone between. It was dropping about 2.3 volts while conducting ~200 mA whether it was "on" or "off" when a load was plugged into the barrel jack. ## Hunch Had a hunch that because the FET was damaged that the vector for damage to the ATmega may have been caused by the transmission of a high voltage through the FET drain to its gate and on to the MCU. Did some subsequent tests with lower voltages supplying the 12V rail. Note the first three images are basically the same, but with different peak currents. Once the ATmega shut down (due to collapsed voltage on the Vbat+ rail), the _LOAD_GND_ENABLE_ signal supplied by the MCU (blue, below) in turn goes low, cutting the _FET_LOAD_ switch. **Legend:** _CH1 = Voltage across Rshunt (0.005 ohm)_ _CH2 = Voltage at LOAD_GND_ENABLE signal (connected to ATmega)_ _Vbat+ supplied at 6V:_ [](https://i.sstatic.net/kXgmx.png) _Vbat+ supplied at 7V:_ [](https://i.sstatic.net/ZZPuj.png) _Vbat+ supplied at 8V:_ [](https://i.sstatic.net/RamZL.png) _Vbat+ supplied at 9V:_ [](https://i.sstatic.net/TCwuV.png) On that last one, the current never stopped increasing and the _LOAD_GND_ENABLE_ signal did a funky dance, but all in all it would appear that the maximum limits were never breached on the _LOAD_GND_ENABLE_ pin (at least I don't think they were... I only have a 2-channel scope and would have had to have been measuring the +5V rail to know what the voltage on _LOAD_GND_ENABLE_ w.r.t. Vcc). ## Next Steps I only have 1 board left that can be sacrificed, therefore my plan is to: 1. Use a blank ATmega328PB so that all of its' pins will be defaulted to high impedence with no peripherals configured/initialized. Repeat short circuit test to see if ATmega328PB still goes up in smoke. If it doesn't go poof, then the MCU must have failed because it was sourcing/sinking too much current out of one of its pins configured as an output while it was running firmware in the previous tests. 2. Test with a ATmega328PB mounted on a breakout board (unfortunately this chip doesn't come in DIP packages) connected to the PCB via flywires. Selectively begin connecting a single flywire at a time, running the test, and seeing which flywire ends up being the one that is responsible for frying the ATmega328PB. 3. Order a new sample PCB with altered layout such that all traces connecting to the ATmega328PB are connected by solder bridges that can be hand-soldered as I test. This way the short circuit test (and any other testing) can be conducted with the ATmega connected to a limited number of signals at a time, and makes it easy to connect all other external circuitry to these solder bridges to control them independently of the ATmega. ## Yes, it really is a question(s)! And the question(s) is: * does anyone see anything here that I don't. Is it obvious? I hope its not obvious... * What would your next step be? Discussion: Comment: +1 for the haiku and for a really well-done complete detailed question. But unfortunately I do not have the experience/knowledge to even begin to give an answer. Comment: A 1 Second sample rate for short-current is WAY TOO SLOW. Assuming the part at risk is some semiconductor, with active region of thickness 10 microns, that 10 microns having a 1.14 microsecond thermal Tau, you need to detect overcurrent (that short) real fast. Comment: Electric things don’t work after letting the magic smoke out... Answer 1 (4 votes): > 12 V rail has a bunch of DC barrel jacks on it that will be exposed to end users. So, naturally I decided to jam a jeweler's screwdriver into one of them to conduct my short circuit test. Which means you put +12V on the unprotected `JACK_DETECT` line, frying the MCU. See "voltage on any pin [..]" above. Re-design the circuit that a dead short between `VBAT+` and `JACKx_DETECT` does not allow the voltage on the MCU pin to rise above VCC - e.g. with a resistor and a diode. Answer 2 (2 votes): I think your switch in the LOAD_GND line is probably the guilty party here, combined with the unprotected jack detect lines to the micro (Which I would note are connected to LOAD_GND for any jack where there is NOT a plug inserted. Consider what happens if you turn off that mosfet (The jack detect lines on any socket without a jack inserted will be connected to the battery voltage via the short circuited load, smoke will ensue), you should at least have some series resistance and a clamp on the jack detect lines (Say 10k or so and a pair of diodes), but really I don't see what the LOAD_GND switch really buys you over a high side switch? Incidentally, the automotive scene has really nice logic controlled high side switches with built in over current trip and current sensing, well worth a look. Discussion on this answer: Comment: You are absolutely right. Very concise, very right. Thanks be to you sir. Answer 3 (0 votes): Apparently can't comment (yet). But I changed my answer to agree with the above, with following observation. One item I would attend to is to make sure your FETs are in a well driven state (pullup/pulldown) when the ATMega is in boot/reset state. The pins are normally set to input mode IIRC, which causes the FET gate to float and presents a poor Vgs drive, increasing the channel resistance. If the current flow between the drain and source connections is significant it will overheat/destroy the FET quickly. ================================================================================
Discussion Chain ID: 401333 ================================================================================ User asked: Why does my varistor cause my fuse to blew up? I have made the following circuit (copied from a very similar picture on internet): [](https://i.sstatic.net/grIV2.jpg) At one side of AC/DC I put a normal fuse. The MOV is a 14D391K 14K391 390V varistor diameter 14mm AC 250V DC 320V (similar to this [datasheet](https://nl.mouser.com/ProductDetail/Bourns/MOV-14D391K?qs=CQ3B1E%252bbPs05zemdZdlEaA%3D%3D). However, as soon as I put 220 AC on the circuit, the fuse blew. I would expect that it would blow when it gets a power spike of over 390 V (AC). I don't know if the varistor still works, but I removed it and the circuit works as it should be. What did I do wrong? **Update** I see that the voltage rating is 390 VDC, and the clamping rating is 650 V 1. Does this mean that this varistor is not meant to be for AC ? 2. How can the clamping rating be higher than the voltage rating? 3. In case this varistor is to be used for AC, why does my fuse blows up when using this varistor? Discussion: Comment: What's the fuse rated for? What's the circuit on the other side of the varistor? Comment: The varistor is rated for 390V, the fuse is rated for 220/250 V, 0.2A. The circuit is currently 5 AC/DC converters (Hi Links, to 5V), connected to nothing (so far). Comment: What does the varistor measure on a multimeter? Comment: What's the expected current draw of your power supplies? Are you sure it's less than 200mA? Because of it isn't, your fuse will blow from the load, not the varistor. Comment: @Felthry I took it out already, a bit hard to test it since I had to cut off the legs. Comment: @DSWG The power supplies are rated for 600 mA/5V. So for 220V I would expect much less. But even if it would be too high, when the varistor is removed, the fuse stays intact, so currently (without varistor) the current draw is less than 200 mA. Comment: @MichelKeijzers Okay, thanks for replying :) just wanted to check! Answer 1 (2 votes): The MOV is probably toast. They fail shorted. You can measure it with an ohmmeter. The rating (normal operation) is 250VAC (assumed to be **RMS voltage of a sine wave**), which is \$\sqrt{2}\cdot 250 \$, or about 354V peak. The 390V refers to the (nominal) peak voltage when the MOV is **just starting** to turn on (1mA). It's not clamping much, but it could get hot if that condition persisted, especially with DC. It could be as much as 429V or as little as 351V. When it is clamping a heavy transient (50A) the voltage can be as much as 650V. * * * So if you anticipate surges no greater than 50A you can use it to protect a circuit that is capable of withstanding 650V peak. Perhaps worth noting that MOVs "wear out" and a series of heavy transients can lead them to failing shorted. Of course if the surge is large enough they can fail open because the lead wires have been blown off etc. Silicon devices such as bipolar TVS devices can provide sharper clamping without the wear-out mechanism (they will still fail- often shorted- if overloaded, of course). Discussion on this answer: Comment: Thanks, I used bipolar TVS for my (RS485/DMX512) signals (for 15V), so I will order some 390V TVS diodes for the AC signals than, thanks. Comment: I added a new question: https://electronics.stackexchange.com/questions/401418/which-tvs-diode-to-use ... in principle: would a P6KE400CA be a good choice? Comment: I found P6KE440CA TVS diodes, which have a reverse breakdown of 374 V, which should be good I guess. ================================================================================
Discussion Chain ID: 401329 ================================================================================ User asked: How can a magnetic circuit with an airgap have a higher e.m.f in the secondary coil than the same circuit without the air gap? I have a magnetic circuit with the same configuration as in the image, the primary coil has 203 turns and the secondary has 406 turns, how do I get a higher eletromotive force when there is an air gap across the magnetic circuit? If the reluctance is increased and the permeability is reduced shouldn't the emf also be less than without the air gap? [](https://i.sstatic.net/z6lly.png) Answer 1 (2 votes): Notice that the primary magnetic field has two places go. The middle iron, and then the iron under the secondary. Any magnetic field in the middle iron is not coupling to the secondary. With no air gap (low reluctance), lots more of the magnetic field gets shunted through the middle iron. Resulting in even less magnetic field coupled to the secondary. ================================================================================
Discussion Chain ID: 401328 ================================================================================ User asked: Why does this resistor network simulate differently from the physical package? I am trying to simulate a Bourns [4310R-R2R-104](https://www.mouser.com/ProductDetail/Bourns/4310R-R2R-104?qs=sGAEpiMZZMvrmc6UYKmaNYCwz%252b8V8YOJtWmOQiEY25k%3D) dual terminator 104 circuit resistor network. According to the [datasheet](https://www.mouser.com/datasheet/2/54/300R-777281.pdf), the circuit looks like this: [](https://i.sstatic.net/9yewD.png) When I read the resistance between pin 1 and pin 2 on the physical package I get 200K ohms: [](https://i.sstatic.net/BHlhS.jpg) [](https://i.sstatic.net/djkLF.jpg) I built an equivalent circuit in Circuit Wizard and measured between the same pins but get a different result: [](https://i.sstatic.net/yzwHd.png) Why is this? Discussion: Comment: Your real life measurement seems incorrect, there is no way it should be 200 kohms ***if*** that is the correct schematic for this part and you are measuring the correct pins. So I suspect that is not the correct schematic and/or you are measuring the wrong pins. (e.g. could it be a bussed resistor network with 100k resistors and you are measuring between two of the resistors?) Comment: @immibis I bought the components from Digikey so they should be genuine. I tested pins 1 and 2 on two more components and they measure the same at 200k. Comment: If your schematic is correct, the resistance between pins 1 and 2 must be somewhat less than 100K, as R1 in series with all the other resistors in the package are in parallel with R2 Comment: Your part number includes "R2R", but the circuit does not look like an R2R ladder. The datasheet linked from mauser and from your question does not seem to be the right one, as it doesn't mention R2R anywhere. Try this datasheet instead maybe?: https://www.bourns.com/pdfs/r2r.pdf Comment: Your simulation is correct, since it's just 100k in parallel with (100k + 200k/7) giving 56.25k. Comment: If you listed a few other resistance measurements such as 1 to 10 and 2 to 3 it would help us know what your component actually is. Answer 1 (4 votes): **Wrong datasheet** Mouser links to the wrong datasheet. The part number you have looks like ?????-R2R-??? but the datasheet you link covers parts with 101, 102 and 104 as that second group. If you look at this datasheet instead: <https://www.bourns.com/pdfs/r2r.pdf> You will see that you have a SIP package R2R ladder with 100k resistors. If you look at the bottom left schematic in the group of four, you'll see that it does indeed have a resistance of 200K between pin 1 and pin 2. Answer 2 (0 votes): Ignoring the point about the datasheet being wrong, I'm also at a loss with your schematic - unless you have some of the pins grounded. Taking the diagram systematically: you connect across Either end of R2 via pin 1 and pin 2, you also need to include the parallell resistances of: Pin 2 , through R1, R3 and R4 back to Pin 1 Pin 3 , through R1, R5 and R6 back to Pin 1 Pin 4 , through R1, R7 and R8 back to Pin 1 Pin 5 , through R1, R9 and R10 back to Pin 1 Pin 6 , through R1, R11 and R12 back to Pin 1 Pin 7 , through R1, R13 and R14 back to Pin 1 Pin 8 , through R1, R15 and R16 back to Pin 1 Now remembering 1/Rtotal = 1/R1 + 1/R2 etc ... we get 1/Rtotal = 1/100k + 7/300k Rtotal = 30k ohm So I don't know how the simulator got 56.24 ohms ? ================================================================================
Discussion Chain ID: 401325 ================================================================================ User asked: SPI, RS232 and DMX-512 data signals beneath the ESP8266-WROOM-02 Wifi antenna I am working on [DMX-512 Controller](https://en.wikipedia.org/wiki/DMX512), which will accept commands for driving [Addressable LED strip (GE60RGBW8812A)](http://www.gree-leds.com/productshow.asp?ArticleID=R3PV8V94P3) via [ESP-WROOM-02 Wifi Controller](https://www.espressif.com/en/products/hardware/esp-wroom-02/overview) and I have several data lines (`SPI`, `RS232` and `DMX-512`) _under_ `ESP-WROOM-02's` on-chip antenna: [](https://i.sstatic.net/QLtiU.png) Here is another, zoomed and layer-filtered image: [](https://i.sstatic.net/kra9Q.png) And another screenshot for clarification: [](https://i.sstatic.net/oTbgt.png) This is my first `Wifi` PCB design and my guts tell me I've done horrible mistake placing these data lines _under_ the mentioned PCB antenna. Should I reroute data lines or is this design ok? Discussion: Comment: I think the antenna should hang off the edge of your board, and be adjacent to a ground plane on your main PCB. Comment: @HarrySvensson I've added 2nd image for clarification. Answer 1 (2 votes): Yes, this will affect the RF performance, MIFA type antennas typically need a minimum amount of free space around them to get best performance and they really don't like ground/power planes directly underneath. It's not as much as one would think, but you also should consider whatever case design you have, etc. Reference materials are available easiest way to get them is to go either here: [https://www.digikey.com/product-detail/en/espressif-systems/ESP-WROOM-02/1904-1009-1-ND/8544304?utm_adgroup=RF%20&%20RFID](https://www.digikey.com/product-detail/en/espressif-systems/ESP-WROOM-02/1904-1009-1-ND/8544304?utm_adgroup=RF%20&%20RFID) Note the placement design guide and datasheet pdf docs. Note that your current layout will most likely still transmit/receive a signal that operates over a (perhaps severely) reduced range so you could still find some use if you've already ordered the board design. Answer 2 (1 votes): You really should check out the [ESP32 Hardware Design Guidelines](https://www.espressif.com/sites/default/files/documentation/esp32_hardware_design_guidelines_en.pdf), where they clearly show ideal and non-ideal positioning of a module like the WROOM on a carrier PCB: [](https://i.sstatic.net/Mthjd.png) But if you can't let the module's PCB antenna over-hang due to whatever constraints of your overall design requirements, then this guideline is the fall-back option: [](https://i.sstatic.net/hyyLK.png) The 'keep-out zone' is where you have no components, no copper (no tracks, no planes, nothing), nothing but bare PCB. So no, any tracks (and other metals) near the WROOM's PCB-antenna will negatively impact wireless performance, and also have wifi/bluetooth signals coupling at point blank range to your other digital signals. P.S. Perhaps in future hold off for a day or two before awarding a correct answer, until there are a few answers to choose from :-) ================================================================================
Discussion Chain ID: 401322 ================================================================================ User asked: How to solder a 70 °C (158 °F) thermal / temperature fuse For my DMX project (schematics is not important), I soldered this [temperature fuse](https://www.aliexpress.com/item/Free-Shipping-10PCS-The-fuse-SEFUSE-SF70E-The-temperature-fuse-250V-10A-73-CCThermal-protector/32666858433.html?spm=a2g0s.9042311.0.0.27424c4dEHNezf) which has just two leads (see picture below). The fuse doesn't work (meaning it does not conduct electricity) ... which of course is logical since my soldering station has a minimum temperature of 200 °C (392 °F) (although I soldered it with 350 °C (662 °F), forgetting about this). But how should I solder this component? [](https://i.sstatic.net/pRlxn.png) Discussion: Comment: You should be able to solder it as long as you solder quickly and only at the very end of the leads. Comment: @τεκ Thanks, I'm afraid that is not possible due lack of space but I will use it in future projects when possible again. Comment: The thermofuses I saw in various appliances had always been crimped for that very reason. Comment: What about reading the datasheet and application notes carefully about soldering hints? Comment: @Uwe You are completely right, I found some tips, but in the anwers much more background is given. Comment: Use a self resetting thermal fuse. Comment: @KalleMP Yes thank you. I learnt today about it (also one of the remarks/answers from a related question). And indeed I'm going to use one of those. Comment: Clamp a set of forceps onto the lead your soldering to act as a heat sink. Answer 1 (38 votes): This was a problem with transistors in the early days and standard advice was to use a pliers as a heat shunt close to the body of the component. [](https://i.sstatic.net/lk9ht.jpg) _Figure 1. Protecting a capacitor from overheating when using a big ignorant soldering gun. Image source:[Mother Earth News](https://www.motherearthnews.com/diy/tools/how-to-solder-ze0z1211zgar)._ Oddly enough, the image above was the only one I could find in an image search. The technique may be getting lost. A long nosed pliers with a rubber band on the handles may suffice and the rubber band will hold it in place freeing up one hand. Discussion on this answer: Comment: Thanks for this answer ... I already need some extra hands to keep the soldering iron, the item to be soldered, the wire that goes to it, and the solder itself :-) (I have a standing helping hand but also to use this seems even more complicated). I never seen this, but last year is the first time I soldered a bit more seriously. Comment: With the prevalence of reflowing joints on SMDs many components are more tolerant of the short term heatint than used to be the case, particularly with leaded caps that may have soldered joints internally, but obviously thermal fuses are a special case. Comment: @MichelKeijzers Along with the rubber band idea, you can also try one or more locking forceps. Comment: I have a haemostat for this kind of thing. Comment: @Spehro: Sorry to hear that. Can your doctor help? d:^) Comment: @MichelKeijzers You don’t need a fourth hand ;) the pliers will hold the component in place. Comment: @ChristianLescuyer True, but still I need something to keep it in place :-) Answer 2 (38 votes): I think those thermal fuses are normally connected using crimp terminals, rather than by soldering. Even with the heatsinks the other answers mention, it would be much too easy to damage the device while soldering wires to it. Discussion on this answer: Comment: I will find a way (like crimp terminals as you propose) to use them in my next project. Comment: Spot-welding the wires is another common method for connecting thermal cutoffs. This method is suitable for mass production. Comment: Would a terminal block work? https://electronics.stackexchange.com/questions/401440/using-a-thermal-fuse-in-a-pcb-terminal-block Comment: Ye - a screw terminal block should work Answer 3 (15 votes): You can use a heat shunt - really just a pair of pliers on the lead, and keep the soldered joint as far away from the body as practical, but ideally use crimp joints, soldering these things is always tricky. [](https://i.sstatic.net/PThrT.jpg) Discussion on this answer: Comment: Hmm in my case as far away is not possible, since I have a lack of space (but I will refrain from using one in this project, maybe for the next :-) ... but good to know how to do it better. Answer 4 (8 votes): Soldering stations which can be set to much lower temperatures than 200°C are not unheard of (and wide temperature range somewhat correlates with quality). If you had one of these, you could use **low-temperature solder** like chipquik. For a one-off job and considering your space constraints, you could simply solder copper wires where the fuse needs to be, then **twist these wires with fuse terminals** , which is not as good as crimping, but does get the job done in practice. Twisted parts can then be trimmed to save space (3-4 twists is enough) and heat-shrink could be put on if insulation is required. Another idea is to bend the fuse terminal in a snake-like pattern to save space, and then solder the ends of therminals, while cooling down the therminals entering the device (e.g. by holding them with a wet cloth). Answer 5 (7 votes): My suggestion, given your lack of space is to **attach with conductive silver epoxy**. This will give you a fairly robust conductive connection with no application of heat. Answer 6 (4 votes): As was mentioned in other answers, crimp termination would be best. Followed by a pin or screw terminal. Since you seem stuck with the design and don't have space for a pair of heat sink pliers, there is one other option if you must solder it. Wrap the component as much as possible with a lightly damp kimwipe or other low lint cloth. Make sure it's **distilled water** and allow it to dry completely before energizing the circuit. Not ideal, but I've used it successfully in the past for tight spaces and heat sensitive parts. You may even be able to chill the water provided your fuse can handle cold without damage. Answer 7 (3 votes): Do as everyone else does. Wrap the therm with a ziplock bag of ice. Then solder away. A wet wrag placed in a fridge is the preferred method. Answer 8 (3 votes): Spraying the fuse with freeze spray (from a pharmacy for sprains etc) will lower the temperature substantially and instantly giving enough time to solder the fuse ends to the connectors. If necessary isopropyl alcohol can clean as required after. Although the spray is flammabe, that is only a risk from naked flames in practice. Assured to work. Answer 9 (1 votes): 1. Align each end of the exposed fuse wire to where it is to be soldered on CB. 2. Coil the excess wire so that after soldering the CB contacts with the fuse whilst keeping the fuse far enough away to avoid the extreme heat of the solder iron, the wire can be compressed easily without putting pressure on the soldered joints and sufficiently to allow the replacement of any casing or housing holding the CB. 3. Put the fuse in the freezer to lower its temperature for 1/2 hour or so. 4. Holding the fuse in long nosed pliers with rubber bands and perhaps blue-tack acting as a heat absorbers and keeping the pliers locked on the fuse, it is easy to apply enough heat to the CB contact and each end of the fuse to avoid a cold weld but get a strong permanent weld, most importantly before the heat from the solder iron passes along the fuse wire to blow the fuse again. Successfully done on a 70 deg c thermal fuse (at the second attempt). Discussion on this answer: Comment: You don't get welded joints from a soldering iron. Welding melts the work pieces (in this case the leads) as well as the fill material. Soldering only melts the fill material. Answer 10 (0 votes): Use Bismuth solder along with above mentioned heat sinking, 185 degrees melting point. Discussion on this answer: Comment: That's still higher than the fuse rating, and the solder just turns to liquid at 185, which can still be heated as hot as the soldering iron can make it. Comment: Granted, I was just offering best case possibly for soldering application. ================================================================================
Discussion Chain ID: 401321 ================================================================================ User asked: Ultracapacitor doesn't charge I am concerned about an ultracapacitor (2.7v, 3000F) that I received today. I set my power supply to 2.5v with a current limit of 1A, then connected a diode to the positive lead such that current would only flow to charge the capacitor. I then connected the end of the diode to the positive terminal of the capacitor and ground from my PSU to the negative terminal of the capacitor. However, only about 2mA was drawn. The diode I am using has a low diode drop (~0.3v), so I figured it should still charge the capacitor to around 2.2v. I then adjusted the voltage such that there would be 2.7v across the capacitor (~3.0v from the PSU), and it slightly increased the current drawn, but the change is negligible. I can't see anything wrong with this charging setup, so is it likely that the capacitor is bad? Perhaps the polarity indicated on the capacitor is incorrect? Is reverse voltage harmful to ultracapacitors, meaning that I shouldn't check? Thanks. Discussion: Comment: Can you share the datasheet of the ultracapacitor? Are you sure the capacitor was discharged before you connected? Also, what is the output voltage of the PSU when you first connect to the capacitor? Comment: @ThePhoton unfortunately I can not find a datasheet for this capacitor. I suppose this is the price I pay for saving a few dollars by buying the cheap Chinese brand from ebay. [Here](https://www.aliexpress.com/item//32863920604.html) is the listing for it on aliexpress if it helps at all. I am sure that the capacitor was discharged before connecting it to the power supply. I checked with my multimeter to find that it was charged to 11mV, so I shorted the terminals just in case. The output voltage of the PSU was either 2.7v or 2.5v (I forget). Comment: At 1 A, it should take ~2.25 hrs to charge the capacitor to 2.7 V. Are your sure your PSU didn't just shut down because it thought it was shorted? Comment: A datasheet (or at least model number) for the PSU might help guess whether this could explain it. Comment: @ThePhoton If I short my power supply, it will supply the max current set. Comment: What happens when you take out the diode? You shouldn't need it. In the event of the PSU losing mains power it's output would be powered by the capacitor but at 2.5 V it is very unlikely to be damaged. Since \$ Q = CV \$ we get \$ V = \frac {Q}{C} \$ and differentiating we get \$ \frac {dV}{dt} = \frac {1}{C} \frac {dQ}{dt} = \frac {I}{C} \$. With your 3000 F and 1 A you'll get \$ \frac {dV}{dt} = \frac {1}{3000} = 0.3 \ \text {mV/s} \$ if my calculation is correct. Comment: @Transistor I tried without the diode and nothing changed unfortunately. Comment: This will take a few hours to charge up; have you given it that much time? Comment: @Felthry I've been letting it charge for a while now, but shouldn't more current flow at first? Only 2mA out of my 1A limit flows and the current hasn't changed. Comment: How are you measuring the current? If you're using a meter, are you using the right ports (voltage and current measurement often require different connections to the meter)? A photo of your setup could help. Or maybe the capacitor is just dead. Comment: Put your multimeter across the capacitor while connected to the power-supply. Take a reading. Disconnect the capacitor and take another reading across the capacitor. They should be the same. If they're not the capacitor is faulty. Comment: @ThePhoton I am definitely using the right ports on the multimeter. Comment: @Transistor I left my multimeter connected and when I disconnected the positive lead from my power supply, the voltage dropped quickly at first but then slowed down after a couple seconds. Comment: It looks like you've got a tiny capacitor in a big can. If the voltage drops that quickly with tha high impedance of a multimeter it is hopeless. Look for a refund. Comment: If the capacitor is bad, get a refund -- there should be no charge. Comment: @DrMoishePippik that's what I'm doing, but I wanted to make sure it was bad before I requested a refund. ================================================================================
Discussion Chain ID: 401320 ================================================================================ User asked: RC diagram design I am doing an RC diagram for a physical model of the heat dynamics of a building. I hope I can get some help here, as the RC diagrams originates from electrical engineering. The diagram is the one shown below. It basically consists of different temperatures nodes \$(T_{*})\$, resistances \$(R_{*})\$, capacities \$(C_{*})\$, heating inputs \$(\Phi_{*})\$ from the heating system and the sun, and the fluctuating outdoor temperature \$(T_{\mathrm{e}})\$. I need two things: **(1)** The RC diagram is representing a mathematical model where the solar radiation, \$\Phi_{\mathrm{s}}\$, is multiplied by a function, \${\mathrm{gA_1}(\gamma)}\$ or \${\mathrm{gA_2}(\gamma)}\$. Right now I have illustrated it with the squares with the function inside, but it is not really clear that it should be multiplied with \$\Phi_{\mathrm{s}}\$. What would be a correct way of drawing it? **(2)** One part (\$P\$) of the solar radiation, \$\Phi_{\mathrm{s}}\$, is entering \${\mathrm{gA_1}(\gamma)}\$, and the remaining part (\$1-P\$) is entering \${\mathrm{gA_2}(\gamma)}\$. Is there a suitable symbol for that? [](https://i.sstatic.net/lNWq3.png) Discussion: Comment: @KingDuken, gA\$(\gamma)\$ is a function of the solar azimuth (the horizontal angle from North) which in my case basically is equivalent to the time of the day. The gA functions are the ratio between solar energy entering the building and the intensity of the outdoor solar irradiation as a function of \$\gamma\$. So, if I e.g. receive 500 W/m\$^2\$ solar irradiation on an outdoor surface at 10 AM, I have an energy gain of 100 W inside the building. And if I receive 500 W/m\$^2\$ solar irradiation on an outdoor surface at 3 PM, I have an energy gain of 225 W inside the building. Answer 1 (1 votes): (1) If your functions gA1(gamma) do not have any time dependency, then you can consider them as gain blocks. This would be (voltage) amplification in electrical engineering and the block symbol is OK for that, but the general amp symbol would fit even better: [](https://i.sstatic.net/hg8nl.gif) (2) You can simply model this with two seperate heat sources, one of them is Phi_S1=P and the other is Phi_S2=1-P. Discussion on this answer: Comment: As I just commented on my post, the gA function is actually time dependent. Comment: Then you will have to model this time dependency with an RC circuit or you won‘t be able to solve the whole circuit. Comment: All right. I think that was the answer I was looking for. ================================================================================
Discussion Chain ID: 401313 ================================================================================ User asked: Substation grounding I am trying to understand a grounding system for substations, fault current is something I am not getting. For example, for a small substation with some transformers, if there is a fault in the system how will the fault current flow into the grounding system? If the system has let's say 50 kA full fault current will all of the current (50 kA) flow into the ground or only certain percentage of the faulty current will flow into the ground? How does this work? an explanation or link to explanation will be very helpful. Answer 1 (1 votes): your question is not very precise. However, I will try to give it a direction by following points. Different types of failuers can occur in a substation. Therefore the fault circuit depends on the kind of failure and the neutral point treatment. Failure types: * three phase short circuit * two phase short circuit without earth contact * two phase short circuit with earth contact * one phase short circuit against earth * earth fault (only for nets with isolated neutral or resonant earth system) * double earth fault (only in nets with isolated neutral or resonant earth system) Types of neutral point treatment * isolated neutral * resonance earthing * low impedance earthing ================================================================================
Discussion Chain ID: 401307 ================================================================================ User asked: Choosing an FPGA based on ADC sampling rate I have a project involving an ADC sampling at 500 MHz. I need to take this ADC data and boil it down into something a cheap CPU can process. I believe this is a good application for a low-grade FPGA, so I am trying to understand how best to approach selecting a specific FPGA device. The math involved in the FPGA will be minimal. Basically, I need the 500 MHz sampling speed to capture the physical event, but the FPGA will be selectively discarding most of the samples. So I don't think I care about how many LUTs, cells, or RAM bits the FPGA has. I need relatively fast I/O, and I need it to be cheap. How can I tell if one of the cheap FPGAs (example: Spartan-6) I'm looking at is fast enough to keep up with my ADC? For the purposes of the this question, assume the ADC has an LVDS connection. Two ADC chips I am considering are the [AD9434](https://www.digikey.com/products/en?keywords=AD9434BCPZ-500-ND) and the [ADS5403](https://www.digikey.com/products/en?keywords=296-36911-5-ND). I'm trying to understand the minimum requirements to interface with an ADC of this caliber. What dictates the limit on an FPGA's I/O communication speed? What are the key datasheet parameters I should be paying attention to when looking for an appropriate part? Note that this is an embedded application, so stringing together some dev boards can be effective to prove out chip performance, but ultimately this will be a custom design. Also note that the final sampling speed for future work may differ, so I am interested in understanding and comparing key I/O parameters between FPGAs in general. Other applications may require 250MHz sampling, or 1GHz, or 1.5GHz. I want to understand the FPGA I/O bottlenecks so I can choose a cost-effective FPGA for whatever sampling speed may be required. Discussion: Comment: If you already use an expensive fpga, maybe a cheap cpu can be upgraded to an expensive one? Comment: This is for a new PCB design; the baseline data capture device is a 2.5 GHz oscilloscope. We're trying to minimize overall cost, so, finding a way to do that while maintaining 500 MHz sampling is the challenge. Comment: You almost certainly DO care about on-chip RAM, if you're capturing a 500 Msps "event" and then reading it out to a "cheap CPU". You're going to need a FIFO to do that. What is the nature of the ADC interface? A 500 MHz clock into a Spartan-6 would be a bit of a challenge, but it could easily handle DDR data associated with a 250 MHz clock. Comment: @JonRB: What the heck does *"meta-hardening the input stream from the ADC"* even mean? Why do you think that this would be anything other than a synchronous interface? Comment: The ADC is digitizing a pulse. I get one pulse at 10-100kHz. I need about 20 samples of the pulse shape, and the pulse is around 40 nanoseconds long. I can ignore everything outside of the pulse, so the overall amount of data the FPGA needs to process/FIFO/etc is pretty low. Comment: @DaveTweed yes, this would all be a synchronous interface. The FPGA can share a clock with the ADC, and the FPGA is synchronized with the pulses so it knows when to start/stop paying attention to samples Comment: High sample rate ADCs will generally be paired with an FPGA in the vendor reference design, one chosen to match whatever output scheme the ADC uses. You might eventually cost reduce this over the vendor choices but you should start by understanding how the reference design works. Also note that cheap solutions (ie, budget scopes) generally use a small number of moderate speed ADCs acting in turn rather than one super fast one; some of that is for the ability to divide the sample rate among channels, but also likely because moderate performance silicon in quantity is cheaper. Comment: Choosing an FPGA that is good enough for processing/storing 500MHz input rate for a low cost design is not an easy task. You have to chose a chip that is accessible from original sources when you want to start your production in the predictable future. Otherwise you have to use counterfeit chips from stock market. According to my experience the best way is having a contract (Platinum or whatever) with The FPGA company and let them to chose the best chip for your future low cost application otherwise you may fall into under/over estimate states and your product success will be in danger. Comment: @JonRB: Yes, all of those are issues, but those issues are exactly what the timing constraints on the interface are for, and the synthesis tools are very good at dealing with it. High-speed synchronous interfaces are done on FPGAs all the time. Heck, every evaluation board that includes external DDR SDRAM is handling data at the rates we're talking about here! Comment: I'm not sure if I phrased my question properly... is it possible to connect a 500 MSPS ADC with a Spartan-6? What do I need to look at in the datasheet to answer that question? Or is it an 'it-depends' situation? Comment: Depends on the ADC. If it has a DDR interface, possibly LVDS, then probably. If it has a JESD serial interface, you might need a different part. Might be worth looking at Artix 7 anyway so you can use the newer software. Comment: Before someone can answer your questions, you need to reveal what is your choice of "my ADC". Then follow the advice given by Chris Stratton. Comment: @Ale..chenski for the purposes of this question, I am interested in the general case FPGA requirements for interfacing with arbitrary high-speed ADCs. In essence, what is the FPGA-side bottleneck for high speed interfacing, assuming I have an appropriate ADC with LVDS or DDR? Comment: I feel answering the general case question is more useful to the community. When the next person comes along needing 1 GHz or 1.5GHz sampling, what bottlenecks will THEY need to overcome? Answering my problem with a specific component recommendation is less useful in the long run. Answer 1 (2 votes): > How can I tell if one of the cheap FPGAs (example: Spartan-6) I'm looking at is fast enough to keep up with my ADC? There are many factors that determine how fast logic can run in an FPGA, most of the time you won't know until you put logic on the FPGA because the delays in the logic determine how fast the logic can operate. The way to check is the datasheet of each device, which is tedious. One thing for sure is no logic will run faster than the clock speed of the FPGA, and the logic will always run a bit slower (because of cascaded gate delays). > What are the key datasheet parameters I should be paying attention to when looking for an appropriate part? The most important one would be the I/O that the ADC uses, high speed ADC's use trancievers most of the time, you'll need to make sure the transciever operates faster than the rate of the ADC, for example the spartian 6 datasheet has info on how fast the LVDS transceivers can operate: [](https://i.sstatic.net/0TGow.png) Source: DS162 datasheet > Note that this is an embedded application, so stringing together some dev boards can be effective to prove out chip performance, but ultimately this will be a custom design. Make sure you have the right equipment before attempting a very high speed design, you'll need at minimum a differential probe that runs 2x the frequency of your fastest I/O speed for troubleshooting. Make sure you know how to impedance match the traces. If you've never done high speed, I would not cut your teeth on this type of design unless you have a consultant or someone who has done it before around. If this is your first go around, and your running low quantity, I would buy an eval board and use that. Another thing is there might be better ways to make your measurement than a 500MHz ADC, something like an [SDR can go well past 500Mhz and be better for your application depending on the bandwidth](https://www.digikey.com/en/articles/techzone/2014/feb/building-a-software-defined-radio) Answer 2 (1 votes): Instead of inventing a design from scratch, try to search for "Evaluation Boards - Analog to Digital Converters". Say, start with Digi-Key, and limit your search to 500 Msps products. Sort it by cheapest ones. The first item will point to a Renesas/Intersil reference board [KMB001](https://www.intersil.com/content/dam/Intersil/documents/an14/an1434.pdf) for ISLA110P50 ADC. The datasheet shows "Spartan" on a fuzzy picture. Additional Google search for [Renesas KMB001 eval board] leads you to schematics, which reveals that the FPGA is just Spartan-3. The ADC reference will cost you $136, plus $324 for the FPGA card, hard to beat this price. So, to literally answer your question, yes, Spartan-6 should be capable of getting 500 Mbps LVDS/SPI stream out of proper ADC. To compare, Analog Devices uses an universal evaluation platform HSC-ADC-EVALCZ based on Virtex-4 for their mid-range ADC, which alone runs for ~$700. Discussion on this answer: Comment: I appreciate the information. I'm aware that one method of solving this problem is to buy dev boards, prototype, then iterate with cheaper components until the design stops working. I was hoping to find a more general case approach towards identifying those FPGA bottlenecks from the beginning, rather than guess and check. Maybe there is no such method? But it seems obvious that there should be SOME hard limit to how quickly a given speed-grade FPGA can be clocked with an external ADC... Comment: @ChrisFernandez, general case will be qualified as "too broad" and out of scope of this site. Iterate until it fails is a wrong idea unless you plan to sell your product in millions. And there is no need to "guess and check", every ADC interface has certain timing parameters, and every FPGA has design limits for their GPIOs. So this is a regular engineering. I can assure you that the reference designs are done by seasoned engineers and usually under cost constraints, so they already "iterated" the design. Reinventing the wheel is generally not the right idea. Comment: I respectfully disagree. I'm asking about the general case of a specific design problem...namely, how to understand the GPIO limits of FPGAs and compare families of parts accordingly. You mention in the comment that these limits exist....what are they called? How do I find them in a datasheet? What other possible bottlenecks exist? How do I compare them across different vendors? That's exactly the sort of information I am looking for in an answer to this question. I don't need a specific FPGA or ADC recommendation; I'm trying to understand the general theory behind these design limits. Comment: @ChrisFernandez, again, general theory of interfaces is too broad. Depending on interface (with clock forwarding or self-clocking), you might be looking for clock insertion delay, setup-hold times, or clock-data recovery if a dedicated SERDES can be used, signal jitter, data alignment accuracy, ability of internal FPGA PLLs to generate high enough clocks to handle fast pipeline, presence of dedicated dual-edge flip-flops in I/O pads, etc.etc. Too broad. Answer 3 (1 votes): A general case answer would be: No, you won't find a low-cost FPGA that can communicate with an arbitrary ADC running at 500 MSa/s. The FPGAs I've dealt with (mostly Intel Cyclone V/10 line) list a maximum speed for the Clock tree of ~400MHz. I/O pins on the same part are limited to 200 Mbps. That said, most new FPGAs have dedicated hardware at their inputs that can translate standardized LVDS/DDR lines into something the rest of the FPGA can handle. Without knowing the communication standard of the ADC, it's impossible to tell. You'll find what you need to know in the datasheet under something along the lines of "Periphery" or "Peripheral" performance. (See [page 25 of this datasheet for an example](https://www.intel.com/content/dam/www/programmable/us/en/pdfs/literature/hb/cyclone-10/c10lp-51002.pdf)) One thing you could do is build and synthesize a simplified version of the design, and then run timing analysis to see if your selected FPGA can handle it. EDIT: The question was updated to refer to two specific ADCs: AD9434 and the ADS5403. These both use an LVDS interface. In the [previously mentioned datasheet](https://www.intel.com/content/dam/www/programmable/us/en/pdfs/literature/hb/cyclone-10/c10lp-51002.pdf), the LVDS hardware is listed as supporting up to 840Mbps for the fastest grade (C6) device. This is well within the 500MHz required. Discussion on this answer: Comment: I've updated the question to indicate an assumed LVDS interface on the ADC. Can you elaborate on the dedicated hardware that the rest of the FPGA can handle? One of my concerns is whether I need the FPGA's clock tree itself to run at 500 MHz, or just the I/O. More information on this distinction would be very helpful! Comment: With DDR inputs, and some DSP trickery you could probably improve that, but it's worth it only if the engineering time is cheaper than the cost difference for the ICs. Answer 4 (1 votes): It is certainly possible to achieve 500 Msps with one of the low end FPGAs, but you are approaching the limits of those devices. You need to look at the maximum speeds of the LVDS in the data sheet and the maximum clock rate of the FPGA. Meta stability is rarely an issue because the FPGA drives the clock of the ADC. You just need to be careful about timing violations in your signal integrity analysis. You definitely need to do a transmission line level analysis on the ADC data and clock lines. You usually run the ADC on the inverted FPGA clock. So the ADC update on the negative edge and the FPGA latches the data on the positive edge. However at those high speeds you may need to use a different offset due to the line delays. A bigger problem will be achieving the 500MHz internal clock that you need for the ADC IO. You don’t need to run the entire FPGA on it, but even achieving this speed for the IO logic is a challenge. At these speeds counters larger than a few bits stop working due to the carry propagation delay. The way I would do it is like this: ADC -> shift register -> RAM. You have a shift register for each ADC bit. You fill the shift register with a couple of samples and then you save them into a buffer, which runs at a slower clock rate. The shift register in effect concatenates samples. You will need a counter to count the number of samples in the shift register before pushing the data onto RAM. As I said you won’t be able to use a standard counter due to the high speed, but you can use an LFSR. Due to the carry chain an LFSR can run at the maximum FPGA clock rate. A big red flag I noticed is that you want to go even faster. At higher sampling rates it becomes quite difficult to interface directly to the ADC without SERDES. In such situations a popular course of action is to use ADCs with the JESD204B standard. Then the SERDES can do the concatenation of the data for you and the clock is recovered from the data. Discussion on this answer: Comment: Just an FYI: I don't have any immediate plans to run faster than 500 MHz, but I am interested in understanding what would be required to run at higher speeds. So if I am given Future Sampling Requirement X, I have a rough idea how that will translate into FPGA requirements. Your explanation of the JESD204B standard and SERDES is appreciated! Comment: I'd generate two phase-shifted clocks in a PLL, use one to accept ADC data and route the other one to the ADC clock pin, then during initialization, have the ADC output a test pattern, tune the phase with the PLL reconfig block to see where the transfer becomes unstable, and then add 180 degrees to get the best possible sampling point. ================================================================================
Discussion Chain ID: 701035 ================================================================================ User asked: Disconnecting load circuit from reference [current mirrors] I have started learning microelectronics design and I am currently working on my bachelor thesis. There's one thing I wanted to ask you about current mirrors and its switching. My thesis is mainly focused on converting sensor's changing resistance to current, then to frequency. Firstly, I charge the capacitor with constant current and then discharge it with constant current as well. During the discharging, I want to turn off the current mirror responsible for charging the capacitor. Problem is, I have tried placing PMOS transistor in parallel with my PMOS current mirror, but it turned off my reference part of the mirror as well (which has to be active all the time). Some of you may say: ,,Why don't you just put PMOS transistor in series with your load part of the circuit and control it that way?" Yes, it may be possible, but when the switch opens, the current mirror tries to push the current through infinite load and it creates voltage spike until it settles. So I discarded that idea. I will show you the diagram so you can better understand my problem (blue part has to be disconnected). [](https://i.sstatic.net/Pr6Xe.png) If I explained something incorrectly, I would be glad if you showed me the right way to do it. I am willing to learn all the time :). Any opinion will be gladly received. Thank you! Answer 1 (0 votes): Fundamentally, you are trying to have a single terminal (Isens) that can both source and sink a constant (or controllable) current to & from a capacitor. I suspect a solution already exists, and rather than reinvent the wheel, I would suggest considering the solution already embodied within an existing product, here is one example: the L6599AT from ST. Relevant parts of the datasheet are copied here below for your convenience. [](https://i.sstatic.net/tGcAl.jpg) [](https://i.sstatic.net/8z2Hv.jpg) [](https://i.sstatic.net/SfzN7.jpg) Answer 2 (0 votes): How about putting a PMOS between Isens and your load, and another PMOS between Isens and ground? Invert the gate drive between them. This doesn't shut down the mirror, but steers its current to ground when you don't want it going to the load. ================================================================================
Discussion Chain ID: 401305 ================================================================================ User asked: What is this component and how can I drive it? A long time ago as a kid I disassembled a plasma globe. Inside was a small board with a box-like plastic-enclosed component. This component has a long wire which leads up to the center of the plasma globe. For a long time, I used this circuit for some experiments with HV. However, the circuit has been practically destroyed while I was shipping it (mechanical damage). This main component seems fine though, so I have removed it from the board. I would like to be able to salvage this part. Can anyone provide a data sheet or any information about how I can power this, and what exactly it is? It has two pins on one side of the bottom face, and five pins on the other side of the bottom face. The only marking is a label which reads "HL-66". I've attached a couple images for reference: [](https://i.sstatic.net/JaxI8.jpg) [](https://i.sstatic.net/YjUxX.jpg) Discussion: Comment: @francoisP What other information can I provide to help with ID? Comment: You can try measuring resistance between each pin (including the long wire) to get an idea what pins are even connected inside. ================================================================================
Discussion Chain ID: 401304 ================================================================================ User asked: LCD SPI interface logic levels and SPI pinout I am designing a circuit that includes this [LCD](http://www.newhavendisplay.com/specs/NHD-C12832A1Z-FSW-FBW-3V3.pdf) and [STM32L071](https://www.st.com/content/ccc/resource/technical/document/datasheet/b5/24/80/11/51/59/47/f7/DM00141136.pdf/files/DM00141136.pdf/jcr:content/translations/en.DM00141136.pdf) microcontroller. I have connected the LCD to 3V power net and the microcontroller to 3.3V power net. To communicate with the LCD, I need to use SPI interface. So my questions are: 1) As I can see, according to LCD's datasheet, it has only 3 pins of the SPI interface (SCL - clock, SI - serial data, CS). The A0 pin is connected to MCU GPIO. And I see that according to the datasheet the LCD has a command to read the display pixels, so the LCD should send data back to MCU - but on which pin? I assume that the LCD is SPI "slave" device and SI pin is input only. Also, the MCU's SPI2_MOSI pin is route the SI pin. Should I change it because of the LCD's RX? 2) I have found the table below in the MCUs datasheet. I assume that the voltage levels are relevant to the SPI interface too. I'm a little bit confused. An output pin can be TTL and CMOS or can it be configured like a direction of GPIO? How I know if the output pin is CMOS or TTL? I'm asking this because I want to put logic level translator IC between the LCD and the MCU. And I assume according to the logic levels of the LCD that the LCD is CMOS. [](https://i.sstatic.net/PBLdI.png) Thank you very much! Answer 1 (1 votes): * > 1) As I can see, according to LCD's datasheet, it has only 3 pins of the SPI interface (SCL - clock, SI -serial data, CS). The A0 pin is connected to MCU GPIO. And I see that according to the datasheet the LCD has a command to read the display pixels, so the LCD should send data back to MCU - but on which pin? Which pin? None. That LCD module datasheet links to the [datasheet for its ST7665R controller](http://www.newhavendisplay.com/app_notes/ST7565R.pdf) where it says on page 20, for the P/S pin: > > The serial access mode does NOT support read operation. So even though you read that: > according to the datasheet the LCD has a command to read the display pixels ... the possibility to read from the LCD (e.g. read its display RAM or read the status) doesn't apply when using the serial interface, so it doesn't apply to that specific LCD module with its serial-only interface (they must have wired the P/S pin "low" for the on-board LCD controller on that module). * > 2) I have found the table below in the MCUs datasheet. [...] How I know if the output pin is CMOS or TTL? The MCU is CMOS. That table mentions TTL in case you are interfacing it to a TTL device. It shows the maximum current which the MCU can sink/source and still remain within the TTL-compatible voltage levels. Since the LCD module is also CMOS, you can ignore the mentions of TTL in the MCU datasheet, for the purposes of this interface. * > I'm asking this because I want to put logic level translator IC between the LCD and the MCU. And I assume according to the logic levels of the LCD, that the LCD is CMOS. Now that you know the SPI interface from MCU to LCD module is unidirectional (MCU -> LCD only) you can just use a simple resistor voltage divider for each signal, to ensure that the MCU outputs don't exceed VDD of the LCD module (3V). Other things to consider: * It _might_ be possible to run the LCD module itself on 3.3V, since 3.3V is the upper limit of its supply voltage specification. There _might_ be an issue doing that, as it will also likely change the VLCD which is generated by the module, and I'm concerned that this might go out of spec (maximum 6.2V) - that would need to be checked. You would also need to add an external resistor for the LCD backlight, if it's driven by more than 3V (you can't use 3.3V for VLED directly). (The LCD module appears to already have a built-in resistor for VLED which is likely suitable only for a 3V VLED supply between "A" and "K" pins, hence the 3.1V maximum limit for VLED.) * If you could use 3V to power the the MCU instead of 3.3V, then you wouldn't need any additional components to interface it to the LCD module also running at 3V. * You haven't mentioned any connection to /RST on the LCD module, from the MCU. It's not immediately clear to me if that will be _required_ , but I would certainly investigate that on your prototype and after further reading of the ST7665R datasheet. Discussion on this answer: Comment: Thank you very much for the answer. How did you figure our that STM32L0 is CMOS? the datasheets say nothing about it. Comment: @MercuryAvangburg - Hi, "*How did you figure our that STM32L0 is CMOS?*" I know it's CMOS from experience. Confirmation is available from other ST documents e.g. [STM32L0 brochure](https://www.st.com/resource/en/brochure/brstm32l0.pdf) page 2 says "STM32L0 is the best choice thanks to **ST’s CMOS process technology**". Hope that helps. ================================================================================
Discussion Chain ID: 401303 ================================================================================ User asked: Transistor Reverse Biasing - AC I am working on a project which require to activate a 24V Rated relay using a 3.3V rated IO. To provide adequate isolation I have added a Opto-isolater stage. In order to increase the current output capacity I have added a NPN Transistor Switch and controlling it using the Opto-Isolator output. The main issue I have encountered in past (Using only Opto-isolator to drive relay) is the output is accidentally connected to the 120V AC supply which potentially blow up the Opto-isolator. I have following questions related to the over-voltage protection concept: 1. The transistor's reverse breakdown voltage (VEBO) is 6V, even if I use a over-voltage protection diode the Emitter will observer at least -25V upon AC application (if Zener is 25V rated), In this case how can I ensure that the transistor switch will tolerate the reverse bias (By adding addition components?) 2. Is there any other method can be used to provide the isolation with 120V AC protection? Here is the circuit- Transistor Datasheet:<https://www.fairchildsemi.com/datasheets/MM/MMBT3904.pdf> Option A and B can be used to activate the Transistor switch Relay Specification: The relay I am using is Omron -G7SA-2A2B, rated 24V, Coil resistance 1600 ohm, Min vol = 75% of rated 24V, Max Vol =110% of rated 24V The circuit is for the failure case when the 24 V/80mA rated output get connected to the 120V supply. In this case the transistor output gets +/- 120V. [](https://i.sstatic.net/BSHqU.png) Discussion: Comment: Vf of the Opto-isolater emitter is max - 1.4V Comment: Where is the 24 volt relay in your circuit? And why are you connecting 120 VAC to the right-most transistor's emitter? Comment: A simple \$24\:\text{V}\$ relay will provide a coil designed to be driven with \$24\:\text{V}\$ and contactors (switch) designed for some other purpose (such as 120 or 240 VAC at some maximum current compliance.) You have not specified what your AC load or relay is, so we cannot verify that side of things. But most \$24\:\text{V}\$ relays can be driven with as little as 70%, so your DC voltage range seems okay, at least. You will drive the coil with your MCU and if you want, you can opto-isolate that from the MCU. But it may not be necessary. A relay AC contactor switch is already isolated. Comment: Of course, you might be using a \$24\:\text{VAC}\$ relay coil? (I've not seen these, though I have and do use \$120\:\text{VAC}\$ relay coils.) For those, you would want to use a opto-triac, such as the MOC302x and MOC306x series. Answer 1 (1 votes): You have a bunch of problems with your design. [](https://i.sstatic.net/B2Z2y.png) _Figure 1._ 1. You are feeding 21 V into a 3.3 V micro-controller output. Unless it has high voltage open-collector outputs this won't end well. [](https://i.sstatic.net/ogbzJ.png) _Figure 2. The problem is similar to this[High-side fail](http://lednique.com/gpio-high-side-driver-fail/). The internal protection diodes will conduct and the LED will light continuously. The internal protection diodes may burn out and then the output stage will be over-stressed and fail._ 2. Connecting Option A will feed a permanent 'high' into the base of the transistor. All the circuitry to the left then becomes irrelevant. > The main issue I have encountered in past (Using only Opto-isolator to drive relay) is the output is accidentally connected to the 120V AC supply ... 3. You seem to have solved the 'accidentally" problem by permanently connecting it to the 120 V, 60 Hz supply! As shown you are feeding 120 V AC into your circuit, the transistor, the 100k resistor and possibly back into the supply. This is not correct and needs to be redesigned. 4. You are showing your 120 V supply referenced to earth. You should be showing it referenced to neutral. You can call this ground or GND and use the GND symbol (a triangle as on my Figure 2) and reserve the 'earth' symbol for mains earth. **Fixes** 1. Power the opto-LED from the 3.3 V power rail. The forward-voltage, Vf is only 1.4 V so you have plenty of headroom. 2. A solid-state relay (SSR) is a readily available solution to replace the rest of the circuit and will save you much trouble. You need to select one that will work with a 3 V input and handle 120 V AC at the current you require. (Over-spec the current rating for safety margin.) 3. If you must roll your own circuit then replace your opto-isolator with an opto-triac. You will find plenty of examples in a web search. * * * From the comments: > I want to switch 24 V relay, but to make the circuit fail-safe I want to add protection of some kind which can prevent damage to internal circuit due to 120 V supply connection. In other words -24 V rated output with, 120 V protection. This is a very strange requirement. As you have drawn it the 120 V supply will probably have enough energy to destroy your protection devices and then destroy the rest of the circuit. We protect against this type of fault by choosing good quality, well designed components and wiring correctly. [simulate this circuit](/plugins/schematics?image=https%3a%2f%2fi.sstatic.net%2f8LDnS.png) - Schematic created using [CircuitLab](https://www.circuitlab.com/) _Figure 3. A relay or SSR adequately isolates the micro-controller from the mains._ Discussion on this answer: Comment: 3\. I have missed to mention the circuit I have added in question is for the failure case, when 120V get connected to the 24Volt rated output. Comment: What could happen if the npn transistor's Emitter is connected to 120V supply? The overprotection diode will short the 120 V to GND in that case the fuse will blow, But as the fuse take at least a couple of ms or more before blowing, It might be the time where Transistor can be damaged? Most of the transistors I have searched are having a reverse breakdown voltage of 6-7 Volt maximum for VEBO(npn) transistor. In that case if I want to protect the low voltage circuitry, what are my options? Comment: What is the real problem you are trying to solve? I think you want to switch a 24 V DC relay from a 3.3 V GPIO and use the relay to switch a 120 V AC load. Is this correct? Comment: I want to switch 24V relay, but to make the circuit fail-safe I want to add protection of some kind which can prevent damage to internal circuit due to 120V supply connection. In other words -24V rated output with, 120V protection. Comment: See the update. The real solution is to not apply 120 V to the low-voltage circuit. It sounds as though someone was being careless. This could cost more than some electronics. Use proper isolation techniques when carrying out work on mains equipment. ================================================================================
Discussion Chain ID: 401302 ================================================================================ User asked: Connect FPGA without FMC connector to external ADC board I'm working on a project to sample signal at 500MSPS with FPGA and ADC. Since I cannot design IC myself, I want to find one external ADC board that can be directly connected to my FPGA board. I have searched online and only found ADC board with FMC connector can work at 500MSPS or higher. The FPGA board I'm using is [Digilent Anvyl Spartan-6 FPGA board](https://store.digilentinc.com/anvyl-spartan-6-fpga-trainer-board/) and it doesn't have FMC connector. I have finished previous project connecting this FPGA board with AD9226 via 2x20 pin connector working at 50MSPS. I don't have any budget for buying a new FPGA board so I hope I can continue using this same one. Is there any solution for this without replacing the FPGA board? Could I find any ADC board which can work at 500MSPS with pin connector? Thanks! Answer 1 (1 votes): For 500 Msps data rate you would need to use differential signaling. The 2x20 IDC-type connector on the Anvyl Spartan-6 board is not designed for this rate nor for differential signaling, and also has 200-Ohms series resistors, which will kill the speed. What you can try is to replace these resistors with something like 22-33 Ohms, and re-configure the Bank2 to LVDS signaling, using proper pairs of pins. And obviously you would need to design your own ADC board with front end. Unfortunately, the 2x20 connector doesn't follow the preferable G-D-D-G... differential pattern, there is only one ground pin, so the whole proposition to use this connector for 500Msps rate is very questionable. I am afraid you need to consider a better FPGA board for 500 Msps rate. ================================================================================
Discussion Chain ID: 401301 ================================================================================ User asked: LM2917 draws too much current I built a prototype of a frequency-to-voltage converter using a [LM2917](http://www.ti.com/lit/ds/symlink/lm2907-n.pdf) following _exactly_ the "Minimum Component Tachometer Diagram" example schematic - just to play a bit and understand how it works. It happens the IC draws too much current, and without limitation it will burn in a while. I checked several time my breadboard and seems ok. To exclude any error, given a new IC I connected pin 6 to +12V and pin 8 to 0V and **nothing else**. Even in this case the behavior is the same. Is there something obvious I'm missing? I can accept my circuit is wrong, but why I can't just power the IC using pin 6 and 8? Discussion: Comment: Did you purchase more than one LM2917? Try the second one, perhaps the first one is defective. Comment: Pics, or it didn't happen ... Comment: Measurments and schematics Comment: @plasmahh they said they are using the exact test circuit from the linked datasheet. Comment: The schematic is the one on the first page the datasheet, as said. As said, I tried with different units. Same behavior. Comment: @passerby that is almost always not the case Comment: @PlasmaHH I can assure I used the same circuit. I'm sorry if you don't trust me. Answer 1 (3 votes): You could have the Zener Option of the chip .Use a feed resister of say 470 ohm from say 12V and then check chip voltage . Discussion on this answer: Comment: The LM2917, which is what the OP suggests using IS with the Zener. The LM2907 has no Zener. Comment: Got it. My fault was to understand the clause "Using Zener Regulated Options (LM2917)" as an *option*. ================================================================================
Discussion Chain ID: 401298 ================================================================================ User asked: uploading sketch using mcp2221 to Atmel Mega1284P Hi I am unable to upload sketch to Atmel mega1284p using a mcp2221 usb to uart converter IC. I have a simple code prints "message received" It works to program the Mega1284p using arduino nano as ISP. But not using the MCP2221 over usb. I took a long time and eventually errors out. I tried pressing reset button on ATMega while uploading, I tried swapping TX and RX. I double checked COM port. Please help. avrdude: System wide configuration file is "C:\Users\hhuynh\AppData\Local\Arduino15\packages\MightyCore\hardware\avr\2.0.1/avrdude.conf" Using Port : COM5 Using Programmer : arduino Overriding Baud Rate : 38400 An error occurred while uploading the sketch [](https://i.sstatic.net/2PcKI.png) [](https://i.sstatic.net/G4crR.png) This is my setup. This schematic is simular to how mine is setup. Discussion: Comment: Are you going to tell us the error you received?? Comment: avrdude: System wide configuration file is "C:\Users\hhuynh\AppData\Local\Arduino15\packages\MightyCore\hardware\avr\2.0.1/avrdude.conf" Using Port : COM5 Using Programmer : arduino Overriding Baud Rate : 38400 An error occurred while uploading the sketch Answer 1 (1 votes): Turns out bootloader is erased when programming using arduino as ISP. I need to re flash the bootloader and program through the MCP2221. Discussion on this answer: Comment: Yes, good realization. There's probably already the equivalent question here with the same answer but figuring it out for yourself is commendable. Incidentally, this is unavoidable - the ATmega series can only do a partial erase (preserving the bootloader) when manipulating the flash from an internal program. The only erase operation available via ISP is a full-chip erase, so using ISP to replace a program *always* and *unavoidably* wipes out the bootloader on these. It is however possible to use ISP to load both a program and a bootloader, either in one operation or without a second erase. ================================================================================
Discussion Chain ID: 401290 ================================================================================ User asked: Is there any difference between voltage drop and voltage across a component? Voltage drop across a component describes the reduction of energy when current moves through passive elements, is this the same as voltage across? What about for capacitors, technically current does not actually travel through the dielectric, can this term still be used for capacitors? Discussion: Comment: I usually refer to drop when current is flowing and otherwise across. Comment: "Drop" often is used when the component is something like a diode or a resistor, or a pass transistor that has been placed in series with some "load." The question then is, by how much does the voltage across the load drop when the component is inserted into the circuit? Answer 1 (5 votes): Yes, they're the same, although I think that most people would want to reserve the phrase "voltage drop" for the voltage developed by running current through a dissipative element such as a resistor, relay, or diode junction. As a counter-example, referring to a "-9V drop across the battery" would be somewhere between odd and positively strange. Answer 2 (1 votes): > Voltage drop across a component describes the reduction of energy when current moves through passive elements, is this the same as voltage across? Voltage drop and Voltage across the component mean the same thing, assuming the same component and the voltage across that component. > What about for capacitors, technically current does not actually travel through the dielectric, can this term still be used for capacitors? You can measure voltage across capacitors, which is dependent on the time value of the current. Discussion on this answer: Comment: But isnt it more sensible to say voltage stored for a capacitor? Comment: @zenarthra - it's far more sensible to say charge stored in a capacitor. Comment: @lap: Check your last sentence. Should it be "You can measure *voltage* across capacitors ..."? Comment: @Transistor yeah, that was stupid, fixed Comment: @brhans I think it makes the most sense to say that **energy** is stored in a capacitor. The capacitor **as a whole** remains charge neutral. Answer 3 (0 votes): Along with the other fine answers, I would add that one term may be more suitable than the other, depending on how it is used. For example, I was recently teaching some basics to a beginner and the conversation included statements such as: “Due to the voltage drop of _R1_ , the voltage at point _A_ is now...” and, “What is the voltage across _R1_?”... In the first case, I used “voltage drop” to help keep focus on the fact that our reference for the calculation we’re interested in (i.e. the voltage at point _A_) is still ground. And I used the other to imply that the reference is just beyond the element _R1_. ================================================================================
Discussion Chain ID: 401278 ================================================================================ User asked: Max voltage of capacitor? Is there a max voltage drop across a capacitor? Or does it always charge up to the same voltage as the supply? If there is a max voltage, then what would happen if the supply voltage far exceeds the max voltage of the capacitor, would the dielectric material break? Discussion: Comment: It'll charge up to the same voltage as the supply, until you exceed its maximum voltage at which point it will break in some manner dependent on a lot of different conditions and what type of capacitor it is. Or was; it probably won't be a very useful capacitor afterward. Answer 1 (8 votes): The cap will try to charge to the supply voltage. On its way to that voltage, if the voltage exceeds the voltage rating of the capacitor, the capacitor will eventually fail. At that point it will be permanently damaged. It may have even externally ruptured. Answer 2 (3 votes): > Is there a max voltage drop across a capacitor? Or does it always charge up to the same voltage as the supply? Yes, there is a breakdown voltage associated with capacitors, you must not exceed the rated breakdown voltage ever. Usually it is printed on the capacitor itself, or found in the datasheet, or by identification of a color scheme if you know what company makes it. > If there is a max voltage, then what would happen if the supply voltage far exceeds the max voltage of the capacitor, would the dielectric material break? If you exceed the breakdown voltage, the dielectric or other capacitor material breaks down and it turns into a resistor and could short. I have seen some [capacitors explode this way](https://www.sparkfun.com/news/1271). [Tantalum capacitors should be derated](https://ec.kemet.com/derate-tantalum-capacitors-by-how-much), I usually go ~70% of the breakdown voltage. Discussion on this answer: Comment: It's printed on the capacitor itself for electrolytic caps and film caps, but ceramic caps often don't have it, and MLCCs are annoyingly entirely bereft of any markings whatsoever. Comment: To add to this, certain types of capacitors (such as class Y capacitors) are designed to fail open rather than fail short. These are special purpose capacitors, though. Answer 3 (2 votes): A capacitor will charge up to the supply voltage. If you exceed the maximum allowable voltage for the capacitor, it will break (read explode) and become like a resistor/short Capacitor Resource: <https://www.electronics-tutorials.ws/capacitor/cap_7.html> ================================================================================
Discussion Chain ID: 401275 ================================================================================ User asked: BLDC Motor Performance at high altitude? How does a BLDC motor performance change at high altitude where the air density is really low? For example, say I have a given BLDC motor with given torque-RPM performance curves. Now, I assume these curves have been generated based on thermal limits at STP conditions. If I want to operate this motor at 50,000 feet, how would I account for the different temperature and low density on the performance curves at these conditions? EDIT: My (limited) understanding of how torque-RPM curves are generated comes from this datasheet: <https://www.logic-control.com/datasheets/8/Catalog/Intro/011-Understanding%20Torque%20Curves.pdf> This told me that the upper bound of the continuous torque curves comes from testing to thermal limits, which led to my understanding that if the thermal environment changed, these curves themselves would change. From some of the answers, it seems like this is not the case. With regards to the purpose of the motor, it is to drive a propeller load with a known torque and RPM demand. Thus, I was mostly curious about whether I can trust a BLDC motor's torque-RPM curve from a manufacturer, given that they probably test at STP. And if so, what corrections do I make. Discussion: Comment: Well, the torque-speed curves won't change, but its thermal characteristics will. Probably. This is well outside my area of expertise. Comment: The ability of the motor to dissipate heat will be greatly reduced at 50,000 feet due to lower air density. I guess reduced air drag will be an effect, but it seems like that would be a small effect in most cases. Will it be inside of a heated cabin? Ambient air temperature at 50,000 feet will be VERY LOW. And this will effect everything (not just your motor) if you fail to guard against it. Comment: What is the motor being used for? Providing that information will probably lead to more helpful answers or advice. Comment: @mkeith Thank you, I have edited the question above. The thermal design (e.g. heated cabin or cooling loop) is not started yet. It is the next step. Although the temperature is very low, based on previous data, motor overheating was a problem (due to no air to dissipate) rather than getting too cold Comment: The torque required to spin the propeller at a given RPM will be much less at 50,000 feet than at sea level. The thrust produced by the propeller at a given RPM will be much less at 50,000 feet than at sea level. My apologies if you already know this basic information. But it seems that it is worth pointing out. Comment: I did a quick check, and it appears that the air density at sea level is around 7x the density at 50,000 feet. So thrust will be reduced very dramatically, as will convection cooling. Comment: @mkeith Thanks. Yes, I am aware of the different prop requirements. The torque and thrust propeller curves I'm using are calculated for the aerodynamics at the required altitude. I'm still not satisfied regarding how to deal with the motor information though. Seems like all the answers point to "take care of it thermally" which we will do. I'm academically curious what *does* happen to the performance if nothing were done to actively take care of the motor at high altitudes. Comment: To a first approximation, I would guess that the cooling will be about 15 percent of what it would be at 1 atmosphere. So the max stator current needs to be de-rated by around 85%. OR you need to devise a more effective way to remove heat from the stator. Ideal thing would be if you could test in a temperature controlled vacuum chamber maintained at equivalent altitude. Answer 1 (2 votes): I've sometimes discussed motors for space applications with high-end motor vendors. While I can't say this is conclusive, different torque curves for ground testing vs space were never brought up by the vendor. However, one thing that did come up is lubrication. As mentioned by several comments and answers, your motors are at risk of running far hotter than on the ground due to reduced convection cooling. However, you also have a risk at the cold end. Will your motor ever be powered off for a significant period of time? (I'm guessing this is a balloon payload?) If powered off, the motor could cool until the lubricant thickens too much, causing the motor to bind when you turn it on. Your motor should list its minimum operating temperature. Discussion on this answer: Comment: Thank you. I will most definitely consider heating and cooling requirements (partly why I'm asking this question) of the motor assembly, and may end up having some active thermal design. However, I am academically curious how to correct for motor performance in the absence of thermal design, at high altitudes. I do not see much data out there. I ask because in the link I posted, they hint that torque-RPM curves of motors are generated based off of thermal limits. Comment: "In the absence of thermal design", your torque-RPM curves won't change even if they are thermally dependent, because you've specifically decided to ignore thermal effects :) Comment: Ok, in that case, how is the "continuous torque" curve determined for a given applied voltage? If you check out the link I posted, they say that they apply a load until the motor stabilizes at 85 C when it draws the current required for that torque load, and that is how they determine the torque curve. The natural extension of that (I mistakenly assumed) was that the torque curve would thus change in a different thermal env. So I guess my question is how is the torque curve determined, if not by having a thermal limit? If temp was no issue, couldn't it draw as much current reqd per load? Comment: I think you're quite correct that the torque curve will change in a different thermal environment. My point is, I don't believe that altitude has any significant effects that are NOT thermally related. When you said "in the absence of thermal design", I interpreted that as you'd like to know what motor performance changes there may be, specifically *not* including thermally-caused changes. Comment: @dumbpropnerd: If you look at their "continuous torque" curve it's got a big fat arrow from the phrase "thermally limited". I'd take that as a clue. In a permanent magnet motor (BLDC, brushless AC, or brushed), the torque is proportional to current, and the heating is almost entirely due to I^2 R effects. So if you know the thermal resistance from armature to ambient, and the ambient temperature, then you can figure out what your continuous current (and hence torque) is. Comment: @TimWescott I did say in my OP that "thermally limited" was my original understanding, but there were comments/answers saying that the torque-RPM curves stay the same (excluding the comment on this thread since it was a misunderstanding). Which is why I asked how else the curves are made? I appreciate the clarification, and I think using the steps you outlined will be useful for what I'm trying to do. Thanks Comment: @dumbpropnerd: Torque vs. current and zero-load speed vs. voltage are characteristics of the physical construction, how the motor is wound, and how strong the magnets are. In fact, if you use mks units for torque, current and voltage, and radians/second for speed, the ideal torque/current constant is exactly the same number as the ideal voltage/speed constant -- and the dimensions work out. For a motor with rare-earth magnets, the limit on short-term torque at any given RPM is the resistance of the wire (which limits current based on the difference between back-EMF and supply voltage). Comment: "For a motor with rare-earth magnets..." In case you get caught in a time vortex, or are using really cheap motors, ceramic magnets and AlNiCo magnets would get demagnetized if the motor current was too high, ruining the torque/current constant -- in other than extreme cases the no-load speed would go up, but the motor would be wimpy. Comment: @TimWescott "the limit on short-term torque at any given RPM is the resistance of the wire (which limits current based on the difference between back-EMF and supply voltage" Thank you, this is a very useful clarification for me. Comment: @TimWescott "the ideal torque/current constant is exactly the same number as the ideal voltage/speed constant" This is exactly what I was told. Which is why I was confused when a manufacturer had different values, as I asked here: https://electronics.stackexchange.com/questions/399593/bldc-motor-constants-why-is-my-kt-and-ke-different (spec sheet posted as image somewhere in the comments). Apparently, it scaled with root(3) and had something to do with AC configurations, all of which was a bit over my head, but something I eventually want to get to the bottom of, understanding wise. Comment: @dumbpropnerd: Ah, yes, that. I've always been graced with data sheets that compare apples to apples. If one number is specified for RMS and the other peak, or one for a speed control's input voltage and the other for the AC current in the windings, then yes, things don't match up. If you do the basic physics, though, they *have* to match up -- just start from the definition of an ideal motor as being lossless and not storing energy, and you quickly find that shaft power out **must** equal electrical power in (or visa versa, for a generator). That leads to the one and only motor constant. Answer 2 (0 votes): The biggest difference will be due to lower heat dissipation. As copper gets hot, its resistivity goes up, causing your motor to be less efficient. If you know the "sea level" parameters for the motor, you could probably get close by derating the duty and/or max current with info from here: [Altitude Corrections](https://www.electronics-cooling.com/1999/09/adjusting-temperatures-for-high-altitude/) Discussion on this answer: Comment: A BLDC motor has the windings on the stator, which means that it can be profitably cooled by thermal conduction. That means that the altitude corrections will only apply to the degree of cooling happening due to air flow. Answer 3 (0 votes): There are two effects that change the motor performance- 1. Winding temperature - a low ambient will noticeably reduce the resistance of the windings, which brings the torque-speed curve up - so long as the reduction in air density doesn't reduce the cooling enough to offset that reduction in temperature. 2. Magnet strength. Most magnets have a negative temperature coefficient on Br, so they will get stronger at lower temperatures. Some magnets, especially samarium alloys that contain some gadolinium, can have very low TCs however. Stronger magnets won't change the torque speed curve much, the Kt value (torque generated per amp) improves so the current at a particular load reduces, but the Ke value also goes up, so the applied voltage rises, so apart from the resistive loss in the windings, the power consumed changes little. Maximum speed achievable on a given supply will fall though. ================================================================================
Discussion Chain ID: 401274 ================================================================================ User asked: XOR complement simplification What is (A⊕B)' simplification? i know that : ## > (A⊕B)=A'B+AB' but what is the complement of that expression? Discussion: Comment: @KingDuken Yes kinda! Comment: @KingDuken ok i know that but does that means the answer to my question is (A'+B)(A+B')! my book does not say that... Answer 1 (0 votes): You can use De Morgan laws to obtain the expression. I assume that what you want is (A⊕B)' expressed in terms of AND and OR (A⊕B)'=(A'B+AB')' = [negation of OR] = (A'B)' (AB')' = [negation of AND] = (A''+B') (A'+B'') = [double negation] = (A+B') (A'+B) Discussion on this answer: Comment: this is essentially an xnor gate ================================================================================
Discussion Chain ID: 701034 ================================================================================ User asked: What do inductance calculators show? I have come across 'PCB via inductance calculators' online that simply ask for radius, diameter and height of the via to provide an inductance value. What are they showing? I always thought inductance was due to a current loop and the cross-sectional area formed by that current loop. How can these calculators provide inductance values with no loop information? Discussion: Comment: There is also a concept like a single-wire "self inductance". This scales essentially with length and cross section of a conductor. It is *not accurate* if there are any nearby return conductors. It will *overestimate* inductance, because the loop inductance is more appropriate in such cases. Comment: Every wire carrying current has a magnetic field around it. Comment: Search term: partial (self-)inductance. Answer 1 (1 votes): > _I have come across 'PCB via inductance calculators' online that simply ask for radius, diameter and height of the via to provide an inductance value._ and > _I always thought inductance was due to a current loop and the cross-sectional area formed by that current loop._ A via will be perpendicular to the normal current flow through tracks and hence, the magnetic field it produces is also perpendicular to the magnetic field produced by tracks or loops. In other words they won't interact in the main. For this reason, it makes sense to think of a via as a small structural item that can have an effective inductance independent to the overall loop. Discussion on this answer: Comment: However, someone who is actually concerned with the inductance of a via, is likely working on an application where it is good practice or even essential to place return vias as close as possible, or even have checker board patterns of forward and return current vias. In these cases, the via self-inductance given by these calculators is not a very accurate or relevant quantity. (just an addition, not criticizing your answer) Answer 2 (0 votes): These calculators are mostly irrelevant. Short story long: Inductance indeed is a property of a current loop; in general we cannot easily assign an inductance to individual segments of the loop, and then sum them together pretending they're wired in series. Thinking of inductance as a property of lumped elements is highly useful if said elements are e.g. coils that strongly confine the magnetic field. This is why you can buy, for instance, a 100 uH inductor. In this case, the self-inductance of the component is much larger than the mutual inductance with close by components (including any wires to complete the circuit). The lumped element model breaks down however if we admit the field we are interested in leaks out of the bounds of the component. For a via, or a transmission line (including a PCB trace above a groundplane; or a free-hanging wire) this clearly is the case! There is the concept of partial inductance, which attempts to restore the convenience of the lumped element model by lumping the complicated magnetic field and its interaction with the rest of the circuit into the partial (self & mutual) inductances. The _concept_ may be helful to build your intuition, but I've yet to see it applied for useful calculations. It's described in the appendix of one of the books by Henry Ott, [a chapter which happens to be available online for free](https://onlinelibrary.wiley.com/doi/pdf/10.1002/9780470508510.app5). Back to the online calculators: they most likely give a partial inductance for some given circuit geometry. Because a. that value depends on the components around it, and b. the (total) loop inductance strongly hinges on the partial _mutual_ inductances, that value is most certainly a irrelevant, or, at best, a poor approximation for your actual use case. ================================================================================
Discussion Chain ID: 401270 ================================================================================ User asked: How to wire together 3 power supplies for 3 different pd rails with the same reference 0v How would I wire together 3 bench power supplies to get potential differences of +12, +24 and -6V, all with respect to the same 0V? All 3 of the bench power supplies have positive, negative and ground terminals. I've looked online and cannot find something similar, which I find surprising. If anyone could point me in the direction of any resources that can help me I would much appreciate it. Thanks, Steve Discussion: Comment: Are the power supplies isolated? I would *expect* so, but you have to be sure. Do you have make and model numbers for them? Answer 1 (2 votes): **If** they are isolated PSUs, then you can set each one to the required voltages and connect them together. The two positive ones have their "negative" outputs connected together to be the 0 V rail, and the supply for the negative voltage has its _positive_ output connected to the 0 V rail: [](https://i.sstatic.net/AVCcr.png) If there will be high currents between, say, -6 V and +12 V then there may be other considerations: please add a comment if that is the case. Also, and a bit out of the scope of what you're doing, power supplies have a maximum rating which limits how much voltage you can create by putting them in series - you could not put a thousand 30 V PSUs in series to create a 30 kV supply. [The name of that rating escapes me - perhaps someone would be so kind as to add a comment with its name.] ================================================================================
Discussion Chain ID: 401269 ================================================================================ User asked: Ohm's Law and Death So I bought an **Arduino** today, my high school grades were terrible but I decided to dive into electronic engineering anyway. I am a total noob so please forgive me. So Ohm's law states v = R * I, therefore V/R=I. If I have 3.3 V output from an Arduino that shall give me 0.1 amp. and 10 ohm resistor will produce a current of 0.33 amp. **"Any electrical device used on a house wiring circuit can, under certain conditions, transmit a fatal current. While any amount of current over 10 milliamps (0.01 amp) is capable of producing painful to severe shock, currents between 100 and 200 mA (0.1 to 0.2 amp) are lethal."** Why am I still alive? Part 2. Scenario: I connected a 33 ohm resistor to 3.3 V Arduino output, according to a plan that shall produce 0.1 amp, but my multimeter reads 0.01 amps. Again please forgive me, it is my first day of electronic engineering. Discussion: Comment: Your body has resistance so high that 3.3 volts on the skin will not injure you. On the other hand, 3.3 volts into two electrodes into your brain will be a very bad experience. Comment: 100 mA through your body is likely fatal. Did you route 100 mA through your body, or just through some device you were investigating? Comment: How are you measuring current? Remember current must be measured *in series*, not *in parallel*. Also, your arduino is not going to be able to source 100mA. That would require that the very fine bond wires within the chip be able to handle significant heating. Generally they are internally current-limited to prevent damage to the chip. Comment: If your multimeter has a resistance range, you can try measuring the resistance between your hands. Different people will have different resistances; I just tried and got about 3 MΩ. Comment: @AndrewMorton Thanks for the reply, my meter prob sucks cause it shows just 0.0L Comment: "*Why am I still alive?*", Hello darkness my old friend. Comment: @AntonStafeyev One thing to note when measuring something is to make sure that the measuring device is working first. For example, when using a multimeter to measure resistance, touching the probes together should give a reading very close to 0 Ω. It doesn't have to be exact, just good enough. If you mention the make and model of your multimeter when asking a question, we would have a better idea of what sort of measurements we could ask you to make. Answer 1 (1 votes): [simulate this circuit](/plugins/schematics?image=https%3a%2f%2fi.sstatic.net%2fZG1HU.png) - Schematic created using [CircuitLab](https://www.circuitlab.com/) _Figure 1. A simple current measurement._ * Find a multimeter. * Switch it to the most sensitive DC current measurement range. Plug the leads into mA and COM. * Connect one lead to +3.3 V. * Hold the other lead in your left hand. * Touch the 3.3 V common or ground terminal with your right hand. * You will not be dead so you can take a current reading from the multimeter. * Let go the leads and write down the reading. * Is the current greater than 100 mA? Let us know what you find. Plug the leads into V and COM and switch back to volts. If you forget to do this before you take your next voltage measurement you may blow the current shunt fuse or destroy the meter. Answer 2 (0 votes): Your Arduino can only provide so much current. Obviously, it's not infinite, so you can put a 10 ohm resistor across it, but what will happen is the voltage will drop as your trying to overdraw the pin, and you will likely burn it out. Off the top of my head, an Arduino uno pin can output about 10mA? As for dangerous voltage, it is 35V DC and 50V AC which is the safe working limit. Anything above that is deemed dangerous voltages. They in themselves will not kill you but if they are able to provide lots of current the power passing through you could. The electrical signal will cause your muscles to contract, so if you have a weak heart - that voltage could stop it. Discussion on this answer: Comment: Thanks for oyur reply man. another question that i had is why do i get different reading and math results on 33ohm resistor. it is in part 2 of my question Comment: As said, you are over-drawing the maximum current limit of your Arduino. It cannot deliver 0.1A. Think of it like this, your holding your arm out at 90 degrees. The height of your arm is voltage. You can load your arm by holding weight in your hand which is current. If you put more weight that you can support you start lowering your arm. By putting too much weight you can damage your shoulder which is the system. Such you can never hold weight again Answer 3 (0 votes): > Why i am still alive ? There are a few factors. Firstly can kill doesn't mean will kill. The route the current takes through the body is important (electricity generally kills by disrupting the heart) as is the sensitivity of the individual. Many people get shocks off the mains each year, unfortunately we don't know exactly how many because most of those shocks are never recorded anywhere. Secondly resistors are not the only thing that have resistance, human skin is normally quite high resistance. So under normal circumstances (dry indoor environment, no deliberate attempt to make a low impedance connection to the body) voltages up to about 50V are considered safe to touch. > Scenario: i connected 33ohm resistor to 3.3v Arduino output, according to a plan that shall produce 0.1 Amp, but my multy-meter reads 0.01 Amps. Because the resistor is not the only thing limiting the current. You have the drive transistor in the arduino, your resistor and the current sense input on your multimeter in series. In particular the outputs of the ardunino are not built to drive that much current. If you take a second multimeter and measure the voltage across the resistor you will probablly find it is much less than 3.3 volts. Answer 4 (0 votes): Current must flow in a loop. The current that flows through that loop will be a function of all resistances that the current must travel through. Your skin has a relatively high resistance so little current flows due to a 3.3V potential. If you put a 9V battery on your tongue you will feel something. If you place a 9 V battery on your arm likely nothing. As the resistance of your tongues is much lower. A GPIO pin of an ardunio has its own output resistance. A multi-meter has a series resistance when used as an ammeter. ================================================================================
Discussion Chain ID: 401268 ================================================================================ User asked: How to test transistor with Built-In Biasing Resistors On a GPS device pcb, I found a small smd component that is marked as "22p V2". I found (tell me if I am wrong here) that it is a transistor like DDTA144WCA-7-F SOT-23-3 package, with built in biasing resistors R1 and R2 . So, If the last conclusion is correct, how to test this transistor with a DMM to check if it is ok ? [](https://i.sstatic.net/0XiBv.jpg) Discussion: Comment: Basically I want to know if the transistor is shorted or it is working. If that test includes also the R1 and R2 then yes ! Answer 1 (0 votes): You might have the wrong decode, SMT topcodes can be tricky, for example 22p is not the same as P22, which is what the DDTA part is marked as. But a 22P (note the upper case) is a PMOSFET DMP2215L (also from Diodes Inc.) I don't know if your 'p' is meant to be upper or lower case, but it can make a difference. In terms of measurement using a DMM there are only certain number of tests you can run to determine if the part is working, and interpretation depends on knowing what the part technology is. The best way to do some diagnostic tests is to hook the part up to a bias circuit and see what you get, but a DMM can be used to some effect and you might get lucky. With that in mind, with the datasheet in front of you to verify the pin functions, if you connect the DMM with positive on terminal pin 1 (base/bias), negative to pin 2 (emitter), and you measure something like 70K ohms, you can be reasonably sure that you have the DDTA part (the base-emitter junction is reverse biased in this case). If the resistance indicates open then you either have a bad DDTA, or a plain PNP transistor or you have a PMOSFET part (possibly). If you swap the leads, you should be able to forward bias the emitter-base junction, and read 47K plus some nominal resistance due to the Vbe junction (it sort of depends on what voltage the DMM uses to measure the resistance, you can try the diode setting to see if you can forward bias the junction as well, but a lot depends on the DMM probe voltages. If you measure an open then you may again have a PMOSFET, or a bad PNP transistor. Another test is to measure (diode mode) between the D/collector (3) pin and the S/emitter (2) pins. If the part is a PMOSFET, you will get a reading on the body diode, and if you reverse the leads you should read open. If you read open on both ways then you likely have a PNP or a bad FET. It sometimes helps to draw up a table so that you don't have to remember all the different test results when trying to match the readings to the physics of the device. NEW INFO, <https://www.nxp.com/docs/en/data-sheet/BF545A_BF545B_BF545C.pdf> Looks like it's a NJFET, BF545C at least from the topcode match. This also means that you would get different results from the above tests. Since it's a JFET, the gate is not insulated from the channel. Discussion on this answer: Comment: Hi, Thanks for your answer. The actual mark is "22p V2". I did not find any other datasheet of what the heck is that component. Comment: Hi, It seems that you have right. I did a quick test to an Ohm meter but I found about ~1K from base to emmiter and vice verca. It seems it may be a NJFET. I did not complete my tests since I had to go, but as soon as I verify that is indeed a JFET I will let you know. Comment: It seems it is P-channel enhancement mode field effect transistor like diodes DMP2215L or the newer DMP2120U https://www.diodes.com/assets/Datasheets/ds31125.pdf ================================================================================
Discussion Chain ID: 401267 ================================================================================ User asked: Designing two stage CE amplifier with negative feedback I'm trying to design two stage ce amplifier with negative feedback using 2n2222 transistors. The circuit must have certain voltage gain, Rin, Rout, Vcc, low and high frequency filter. This is the circuit: [](https://i.sstatic.net/9F0wg.png) I am a noobie with electronics and I've no idea where to even start designing such amplifier. I find it especially hard to design this circuit with certain voltage gain, Rin and Rout. I can't really wrap my head around it. Any help would be greatly appreciated. Discussion: Comment: Can you explain what you already understand and what specifically you don't? Comment: I understand the basic ce amplifier, even two stage is fine. Things get confusing with negative feedback and the voltage gain, rin and rout requirements. I know how to calculate voltage gain and Rin/Rout values for this circuit. I really don't know how to start designing this circuit with the requirements. Comment: With the capacitive feedback, you will either (1) have an oscillator, or (2) only have a voltage-gain of ONE. I suggest you remove C4 (across R7), and let the closed-loop gain be 1 + R7/R10. Enjoy the learning. Comment: A robust biasing method places Vbase at 1/3 of VDD, and Vcollector at 2/3 of VDD. Select the base resistors to be 10X the emitter or collector resistances. Thus with 10Kohm in emiiter and collector, use 100K and 200K resistors to set Vbase to 1/3 of VDD. This guarantees you will be operating the transistors in the linear region, with collector voltage swing of +- 1/3 of VDD around the DC collector bias of 2/3 VDD. This biasing does require a high BETA, at least 50 or 100, to produce the expected Vcollecter. Comment: C4 is supposed to act as high frequency filter if I'm not mistaken. Comment: Can you tell us the circuit requirements (values) you need to meet? Comment: And can you modify the schematic, or remove or add the passive component? Comment: No, I can't modify the schematic. Comment: Is the load resistance given? Comment: Yes, the load is 1M. Comment: @JJon - I've rolled-back the question text to include the schematic diagram again, since without that diagram, the comments and answer cannot be understood as they refer to component designators (e.g. `C4`) from that specific diagram. Answer 1 (2 votes): Steps to solve this: Draw the **small signal equivalent circuit**. From that you can derive the small signal parameters \$R_{in}\$, \$R_{out}\$ and the gain over frequency. \$R_{in}\$ and \$R_{out}\$ might depend on the \$gm\$ of the transistors so \$R_{in}\$ and \$R_{out}\$ will be expressed as the gm of one or more transistors and values of resistors. This circuit has feedback which complicates things. You should know that circuits with feedback have a transfer of \$A/(1+A\beta)\$. You can just open the loop and then evaluate A and \$\beta\$ separately. Then also realize what the relations are between the open loop \$R_{out}\$ and the closed loop \$R_{out}\$. Generally Rout will become much lower in closed loop (as the circuit "counteracts" any changes at the output). Determine what components affect the behavior over frequency so look for RC time constants in the circuit, C1 and R6 is an example. Think what influence this RC circuit has (C1 shorts R6 at high frequencies) and what the crossover frequency of that RC is. Yep, this is not easy! The steps should really have been explained in a course, book or class as this is not something you can figure out yourself. The question rises why a "Noobie" like yourself has to be able to solve this. It is not like you are ever going to need this unless you want to become a Analog circuit designer. And then you would have chosen to learn this yourself. Oh, and this is not "designing"! This is **dimensioning** meaning, the circuit is there and you can only play with the component values. Also, I guess that even many Electrical Engineers with a Master's in Electrical Engineering would have a hard time to dimension this circuit properly. Most would just use a **circuit simulator**. Personally I would do the same but as I have a lot of experience (more than 25 years) in Analog design I can start with better initial values for the resistors and I also know what the effect is of changing certain (combinations of) resistors. So if for example the gain is too low, I immediately know what my options are to solve that. As a newbie, you lack that experience so you have to do this the hard way. ================================================================================
Discussion Chain ID: 401265 ================================================================================ User asked: What’s the max instant current draw from a Li-Ion protected pack? I’ve been looking for this and couldn’t find the answer so far. What’s the max current that those Li-Ion video camera protected battery packs, as the Sony NFP-550, NFP-970 can handle? I know for instance that the NFP-F550 has usually 2600mAh capacity and 7.4V, but has an internal protection circuit that handles short circuit, over and under voltages and also overcurrent. Is there a limit in current they can supply, even if it discharges faster? Thanks! Edited for correction of decimal points! Discussion: Comment: This is usually given as a C rating, where 1C is the current it would take to fully discharge the battery in one hour. So, for your 2.6 mAh battery (are you sure that's not 2600 mAh?), that would be 2.6 mA (if you meant 2600 mAh it would be 2600 mA). Comment: @Felthry in many other parts of the world, “.” Is used for digit grouping and “,” is used as the decimal separator. Comment: @τεκ That's confusing. I suppose it's just yet another case of the US doing things backwards. Comment: In that case there's an inconsistency, since the OP writes "7.4V" Comment: @NicholasPipitone Sorry. In my country is different and I mixed it. Now it's correct. (In my country is 7,4V) Answer 1 (2 votes): The overcurrent protection obviously varies with the battery size and its purpose, and the actual threshold value should be defined in manufacturer's specifications. If you can't find the actual battery specifications for your particular battery (I admit it is a challenge), you can try to determine that threshold by loading it up with variable resistor at your own risk. You should consider that usual appliance batteries have a safe discharge rate of about 1C-2C, which, for a 2600 mAh battery would be 2.6A - 5.2A. So the manufacturer would likely set the current limit in accord with the type of cells they are using in their packs. The battery described in this [SE EE question](https://electronics.stackexchange.com/q/272947/117785) has the protection that tripped at about 3 A, causing some problems. Keep in mind that there are "high-discharge" Li-Ion batteries designed for Radio-Controlled cars and flying apparatuses, they might have the discharge rate of up to 50C or more, or in hundreds of Amps (which is unlikely for the camcorder batteries, but anyway you've been warned). Discussion on this answer: Comment: Thanks! I just managed to test it with some 10W resistors I had laying around (5 ohm equivalent with some resistors in parallel ) for a few seconds, and managed to draw 1.5A stable current, more than enough for my uses! Comment: To add: my NP-F330 can do 5.8V into 2 Ohm load (2.9 A), but turns off at 1 Ohm. To reset, it needs to be plugged into charger. ================================================================================
Discussion Chain ID: 401257 ================================================================================ User asked: Drift current in PN Junction Ok guys, first of all thanks for your support and your help, I can't understand how the drift current work, let's say that we have this junction [](https://i.sstatic.net/GEyco.png) By the definition of the drift current we can understand that this current is made from minority carriers, so it is made between the holes in the N region and the free electrons in the P region (The minority carriers) but how can the drift current flow if the free electrons in the P region are pushed away from **negative zone of the depletion zone that attract holes** , and the holes in **N zone are pushed away from the positive zone of the depletion region** (That will attract free electrons), so if the minorities carrier are pushed away how can this current flow?Thanks for read have a great day :) Answer 1 (1 votes): > By the definition of the drift current we can understand that this current is made from minority carriers, so it is made between the holes in the N region and the free electrons in the P region (The minority carriers) Both majority and minority carriers can participate in drift current, not just minority carriers. However, pn junction diodes are considered a "minority carrier device" due to the current control coming from the diffusion of minority carriers. Drift current occurs whenever there an some electric field that causes the carriers to exhibit a net flow. There is no reason an electric field would effect just the minority carriers. > but how can the drift current flow if the free electrons in the P region are pushed away from negative zone of the depletion zone that attract holes, and the holes in N zone are pushed away from the positive zone of the depletion region (That will attract free electrons), Exactly what you describe is what causes the drift current. I'm unclear about why you think it doesn't. The electric fields created in the depletion region by the ionized dopants are what create the electric field leading to the drift current. A free electron in the depletion region will be forced toward the N side of the junction (right in your picture) and a hole will be forced toward the P side of the junction (left in your picture). A diode in equilibrium is a balance of drift and diffusion currents that at equilibrium exactly cancel each other out. Answer 2 (0 votes): The minority carriers (holes in the n-type and electrons in the p-type) aren't pushed away from the depletion region because there is no electric field outside the depletion region (under equilibrium with no externally applied voltage). To understand why, look at the electric field of an infinitely large sheet of charge. The electric field is constant, regardless of your distance from the sheet of charge. [Electric field due to an infinite thin flat sheet of charge](https://www.youphysics.education/flux/gauss-sheet/) Now take two infinite sheets of equal but opposite charge in parallel. The electric field between the sheets combine to form a uniform field from the positive to the negative sheet, but outside the sheets of charge the electric fields cancel out. [](https://i.sstatic.net/kpcOT.png) [](https://i.sstatic.net/KBXdK.png) [Images Source: Electric field in a parallel plate capacitor](https://www.youphysics.education/parallel-plate-capacitor/) If you think of the depletion region as two sheets of infinite charge, you can see why there is no electric field outside the depletion region. A hole in the n-type material that gets close to the edge of the depletion region would feel an electrostatic repulsion from the uncovered positive atoms and an equal-but-opposite attraction to the uncovered negative atoms, resulting in zero net force. This is also why the free electrons in the n-type material and free holes in the p-type material aren't attracted to the edge of the depletion region. I know this question is old, but I was struggling with the same thing so I wanted to post what I figured out. ================================================================================
Discussion Chain ID: 401255 ================================================================================ User asked: 2D convolution on 32x32 grayscale image on FPGA using verilog for inference of CNN I am new to the world of convolutional neural networks and would like to implement a 2D convolution operation using the sliding window approach on a xilinx FPGA. The input to the image is a 32x32 image with 2 channel on which 6 kernels of 5x5 is convolved to produce 6 output feature maps. Now assuming I have sufficient DSPs on the FPGA, how would I parallelise the problem? After doing some research I have understood that we can either parallelise over the input or output feature maps or the kernel or both. For a 5x5 kernel, I would need 25 multiplications and 25 additions including the bias. If I have 25 DSPs operating in parallel, I can achieve this in one clock cycle. Is my understanding of the problem of parallelization correct up to now? Now considering the input is stored in buffers and streamed to my convolution module and weights are pre loaded to the module, how is the sliding window computation performed? I realise I would have to use counters to keep track of the position of the input till the end of the N_W and N_H respectively. There is quite a lot of literature about implementing this using systolic arrays of multipliers but I am not sure I get those. Could someone help me understand a dataflow for the convolution operation? Discussion: Comment: nothing in your problem statement suggests that using an FPGA here is a good idea. Choosing the tool for a job first before defining requirements is a typical beginner's mistake. Can you explain how you came to the conclusion that designing an FPGA image to do that was wiser than e.g. to write CPU or GPU software, which is much easier, and in case of such miniature data sizes, probably not even worse, power-wise? Comment: This is to process upto a 1000 images per second and preferably in future to enable a mobile inference device development... Comment: I think it would be more efficient to perform 2D FFT on the grayscale image and **once** on the kernel and simply multiply them together, element by element, in frequency domain, and then perform an inverse 2D FFT. - Remember, multiplication in time domain is convolution in frequency domain. Multiplication in frequency domain is convolution in time domain <\-- do dis. Comment: I think the question is not very clear because I forgot to mention that this is an attempt to do a forward path inference of a deep neural network... specifically a convolutional neural network... Sorry for the misunderstandng Comment: I'm not too dumb. But "*This is to process upto a 1000 images per second **and** preferably in future to enable a mobile inference device development*", everything after the "***and***" is alien to me. I can read it, but it has no value. - But then again, maybe I'm not the one that can help you. Comment: @HarrySvensson: I think you can read that as "FPGA now, maybe ASIC later". Comment: @frisco_1989 "mobile" and "up to 1000 images per second" (but not stating a data source or latency restriction) sounds even more like GPU to me! Doing a couple hundred to thousand 32×32 (fast) convolutions at once is definitely something that GPUs are actually built for, and are more power efficient and higher-clocking than FPGAs. Answer 1 (4 votes): The problem of processing a 2-d kernel of data over a large dataset (not just convolution) comes up so regularly in HD video processing that I came up with a generic way of handling it that I use all the time. I developed a generic "kernel generator" that uses line buffers and registers to present all of the input data for a given output pixel in parallel. An N×N kernel requires N-1 line buffers and N-1 registers. It assumes that the data is arriving in "raster-scan" order, like a TV signal. [simulate this circuit](/plugins/schematics?image=https%3a%2f%2fi.sstatic.net%2fohR5h.png) - Schematic created using [CircuitLab](https://www.circuitlab.com/) The next stage could be your multipliers, but more often than not, I need to handle the edges in some special way, such as zeroing out the values that fall outside the input data, or reflecting the data across the edge, or whatever. Therefore, I have some standard modules (N2 pixels in, N2 pixels out) that consist of counters and multiplexers that do this edge processing before passing the data to the actual data processing module. For a convolution, you can do all of the multiplies in parallel in the same clock period, but then the adds will have to be pipelined. For example, if you can only add two numbers in one clock period, you'll need a "tree" of adders that's 5 levels deep for a 5×5 kernel. If you can add three or four numbers at a time, you will only need 3 levels of pipeline. Obviously, the same kernel generator can feed multiple convolutions in parallel if that's what you're doing, but I second Harry Svensson's notion of using FFT techniques if you're doing more than a few of them. Discussion on this answer: Comment: Thank you for the answer. If you dont mind me asking some really basic questions.... when you say buffer, you mean a FIFO? and U2,3,4,5 are registers? I am sorry but I dont understand how the data is presented parallely to the next stage of multipliers here? Comment: Yes, the "line buffer" is a large (wide) FIFO. If you "unwrap" the data path, you'll find that it's really just a really long delay line that has all of the correct taps to give you the input kernel data for any given output position. The reason that the registers U2 through U5 exist is that the line buffer is implemented using RAM, which doesn't have enough ports to access all of the taps simultaneously, so the extra registers create extra copies of the data that can be accessed in parallel. Comment: Ok.. Now i get it. But then now I have to wait 25 clock cycles to get my first output and then I get the mutipliers output every clock cycle? Comment: You actually have to wait 2 whole lines plus 2 pixels before you get your first valid output, but yes, after that, you get one result every clock. ================================================================================
Discussion Chain ID: 401253 ================================================================================ User asked: Logic Level Translator with series resistors I'm designing two MCU boards. These boards will be used for somewhat different purposes, but they should communicate with each other via UART. One of the MCUs has an I/O voltage of 5V, while the other has an I/O voltage of 3.3V. Thus I decided to use the push-pull logic level translator, [TXB0104](http://www.ti.com/lit/ds/symlink/txb0104.pdf). TXB0104 has 4-channels. I will use two channels for the UART lines and others for some simple GPIO lines. I'm going to mount the logic level translator on the 5V-compatible MCU board. The problem is that I must protect all connectors from the ESD event. Of course, the connector for the UART lines should be also protected. The 5V MCU board should have its own protection circuit, and this is the same for the 3.3V MCU. Then is it okay that I put series resistors and TVS diodes to the UART lines in both of the boards? The datasheet of TXB0104 says that the IC can derive capacitive loads of up to 70pF. **Can one use the circuit below without disturbing the operation of the TXB0104?** [](https://i.sstatic.net/1cAy6.png) The line should have a series resistance of 400 ohms, and the length of the wires is about 30cm. I'm thinking of using [NSP4201](http://www.onsemi.com/pub/Collateral/NSP4201MR6-D.PDF) for the TVS diodes. The configuration of the diode array is different from the schematic diagram above, but I thought it would not make difference. Also, I wonder how people protect such logic level translator IC from ESD event. Discussion: Comment: TI (among others) has a nice line in level translators: http://www.ti.com/logic-circuit/voltage-level-translation/overview.html Comment: @PeterSmith Isn't the TXB0104 one of those? Comment: Why not use a voltage divider TX 5 -> RX 3.3 and mosfet/transistor TX3.3 -> RX 5? Comment: Why do you need bi-directional? UART Tx is always an output, Rx is always an input, signal direction in each channel is one way, always Tx-->Rx. Answer 1 (1 votes): Better to use a couple of ICs. 74HC4050 powered by 3.3V for 5V to 3.3V, 74AC125 powered by 5V for 3.3V to 5V. TXB010x are not designed for long wire runs, altho 30cm is not that long. Run the signal and Gnd wire inside a shielded cable, with the shield grounded at one end. Where does the 400 ohm come from? Discussion on this answer: Comment: Are the 74 ICs bi-directional? The 400 ohms come from the series resistors. Comment: Is UART use bidirectional lines? Comment: UARTs do not typically use bidirectional lines. MCU1 Tx goes to MCU2 Rx, MCU1 Rx comes from MCU2 Tx. ================================================================================
Discussion Chain ID: 401250 ================================================================================ User asked: Optimizing Verilog Code I'm trying to convert Hex number into Decimal ASCII representation in Verilog, I've done the next code that converts successfully but this it cost a lot of timing for my design, could anyone help me with any suggestions for optimizing this code? module Hex_To_ASCII # ( parameter NumberOfDigits = 14, InputSize = 47 ) ( input clk, input go, input [InputSize -1:0] Value, output reg [NumberOfDigits * 8 -1:0] ASCII ); integer i; integer j; reg [7:0] ASCII_Integer [0:NumberOfDigits-1]; reg [InputSize - 1:0] hexInteger_tmp; reg [NumberOfDigits*8 -1:0] full_ASCII_tmp; reg start; reg stop; always @ (posedge clk) begin if (go) begin start <= 1; stop <= 0; end if (!go) begin start <= 0; stop <= 1; end end always @ (posedge clk) begin if (start) begin hexInteger_tmp = Value; for(i = 0; i <= NumberOfDigits-1; i = i +1) begin ASCII_Integer[i] = ( hexInteger_tmp % 10 ) + 8'h30; hexInteger_tmp = hexInteger_tmp / 10; end full_ASCII_tmp = ASCII_Integer[NumberOfDigits -1]; for(j = NumberOfDigits -2; j >= 0; j = j -1) begin full_ASCII_tmp = {full_ASCII_tmp, ASCII_Integer[j]}; end ASCII = full_ASCII_tmp; end if (stop) begin for(i = 0; i <= NumberOfDigits-1; i = i +1) begin ASCII_Integer[i] = 0; end hexInteger_tmp = 0; full_ASCII_tmp = 0; ASCII = 0; end end endmodule Thanks Guys! Discussion: Comment: Hint: dividing by 10 is expensive. Dividing by 16 is cheap. Comment: Also, for loops in Verilog don't cause sequential calculations; they cause multiple circuits to be generated. Comment: Might I suggest that you read about the "Double Dabble" algorithm - it's a great way of avoiding having to do any very expensive division. Comment: Your text says you want to "convert Hex number into **Hex** ASCII representation in Verilog". But your code seems to be trying to convert to a decimal ASCII representation. Please **edit** you question to make clear which one you want to do. Comment: +1 for editing rather than replying in comments. Comment: Note that algorithms like the "Double Dabble" can be sped up by merging multiple steps into one. Thus you can, with the right code, convert 2, 3 or more bits per clock cycle at the cost of more logic. However the process is always to start with one bit and then work from there. Comment: @TomCarpenter Thanks, did not know about the double-dabble. Got it working (just for fun) in Verilog for 1, 2 and 4 bits per clock cycle. Alexis: there is VHDL code in wikipedia. Answer 1 (1 votes): Regarding the Tom Carpenter answer, I've found an algorithm for Double Dabble in google, finally, I've added 'h30 to every 4 bits of the result and is done if someone needs it here is the code: //////////////////////////////////////////////////////////////////////////////////// // 18-bit Example // // // // B B B B B B B B B B B B B B B B B B // // I I I I I I I I I I I I I I I I I I // // N N N N N N N N N N N N N N N N N N // // 1 1 1 1 1 1 1 1 9 8 7 6 5 4 3 2 1 0 // // '0 '0 '0 '0 '0 7 6 5 4 3 2 1 0 | | | | | | | | | | // // | | | | | | | | | | | | | | | | | | | | | | | // // | | | | V__V__V__V | | | | | | | | | | | | | | | // // | | | | /IF>4THEN+3\ | | | | | | | | | | | | | | | // // | | | | \__________/ | | | | | | | | | | | | | | | // // | | | | | | | | | | | | | | | | | | | | | | | // // | | | | | V__V__V__V | | | | | | | | | | | | | | // // | | | | | /IF>4THEN+3\ | | | | | | | | | | | | | | // // | | | | | \__________/ | | | | | | | | | | | | | | // // | | | | | | | | | | | | | | | | | | | | | | | // // | | | | | | V__V__V__V | | | | | | | | | | | | | // // | | | | | | /IF>4THEN+3\ | | | | | | | | | | | | | // // | | | | | | \__________/ | | | | | | | | | | | | | // // | | | | | | | | | | | | | | | | | | | | | | | // // | | | V__V__V__V V__V__V__V | | | | | | | | | | | | // // | | | /IF>4THEN+3\/IF>4THEN+3\ | | | | | | | | | | | | // // | | | \__________/\__________/ | | | | | | | | | | | | // // | | | | | | | | | | | | | | | | | | | | | | | // // | | | | V__V__V__V V__V__V__V | | | | | | | | | | | // // | | | | /IF>4THEN+3\/IF>4THEN+3\ | | | | | | | | | | | // // | | | | \__________/\__________/ | | | | | | | | | | | // // | | | | | | | | | | | | | | | | | | | | | | | // // | | | | | V__V__V__V V__V__V__V | | | | | | | | | | // // | | | | | /IF>4THEN+3\/IF>4THEN+3\ | | | | | | | | | | // // | | | | | \__________/\__________/ | | | | | | | | | | // // | | | | | | | | | | | | | | | | | | | | | | | // // | | V__V__V__V V__V__V__V V__V__V__V | | | | | | | | | // // | | /IF>4THEN+3\/IF>4THEN+3\/IF>4THEN+3\ | | | | | | | | | // // | | \__________/\__________/\__________/ | | | | | | | | | // // | | | | | | | | | | | | | | | | | | | | | | | // // | | | V__V__V__V V__V__V__V V__V__V__V | | | | | | | | // // | | | /IF>4THEN+3\/IF>4THEN+3\/IF>4THEN+3\ | | | | | | | | // // | | | \__________/\__________/\__________/ | | | | | | | | // // | | | | | | | | | | | | | | | | | | | | | | | // // | | | | V__V__V__V V__V__V__V V__V__V__V | | | | | | | // // | | | | /IF>4THEN+3\/IF>4THEN+3\/IF>4THEN+3\ | | | | | | | // // | | | | \__________/\__________/\__________/ | | | | | | | // // | | | | | | | | | | | | | | | | | | | | | | | // // | V__V__V__V V__V__V__V V__V__V__V V__V__V__V | | | | | | // // | /IF>4THEN+3\/IF>4THEN+3\/IF>4THEN+3\/IF>4THEN+3\ | | | | | | // // | \__________/\__________/\__________/\__________/ | | | | | | // // | | | | | | | | | | | | | | | | | | | | | | | // // | | V__V__V__V V__V__V__V V__V__V__V V__V__V__V | | | | | // // | | /IF>4THEN+3\/IF>4THEN+3\/IF>4THEN+3\/IF>4THEN+3\ | | | | | // // | | \__________/\__________/\__________/\__________/ | | | | | // // | | | | | | | | | | | | | | | | | | | | | | | // // | | | V__V__V__V V__V__V__V V__V__V__V V__V__V__V | | | | // // | | | /IF>4THEN+3\/IF>4THEN+3\/IF>4THEN+3\/IF>4THEN+3\ | | | | // // | | | \__________/\__________/\__________/\__________/ | | | | // // | | | | | | | | | | | | | | | | | | | | | | | // // V__V__V__V V__V__V__V V__V__V__V V__V__V__V V__V__V__V | | | // // /IF>4THEN+3\/IF>4THEN+3\/IF>4THEN+3\/IF>4THEN+3\/IF>4THEN+3\ | | | // // \__________/\__________/\__________/\__________/\__________/ | | | // // | | | | | | | | | | | | | | | | | | | | | | | // // | V__V__V__V V__V__V__V V__V__V__V V__V__V__V V__V__V__V | | // // | /IF>4THEN+3\/IF>4THEN+3\/IF>4THEN+3\/IF>4THEN+3\/IF>4THEN+3\ | | // // | \__________/\__________/\__________/\__________/\__________/ | | // // | | | | | | | | | | | | | | | | | | | | | | | // // | | V__V__V__V V__V__V__V V__V__V__V V__V__V__V V__V__V__V | // // | | /IF>4THEN+3\/IF>4THEN+3\/IF>4THEN+3\/IF>4THEN+3\/IF>4THEN+3\ | // // | | \__________/\__________/\__________/\__________/\__________/ | // // | | | | | | | | | | | | | | | | | | | | | | | // // B B B B B B B B B B B B B B B B B B B B B B B // // C C C C C C C C C C C C C C C C C C C C C C C // // D D D D D D D D D D D D D D D D D D D D D D D // // 2 2 2 1 1 1 1 1 1 1 1 1 1 9 8 7 6 5 4 3 2 1 0 // // 2 1 0 9 8 7 6 5 4 3 2 1 0 // // \_______/\__________/\__________/\__________/\__________/\__________/ // // 100,000's 10,000's 1000's 100's 10's 1's // // // //////////////////////////////////////////////////////////////////////////////////// module bin2bcd #( parameter W = 64) // input width ( input [W-1 :0] bin , // binary output reg [W+(W-4)/3:0] bcd ); // bcd {...,thousands,hundreds,tens,ones} integer i,j; always @(bin) begin for(i = 0; i <= W+(W-4)/3; i = i+1) bcd[i] = 0; // initialize with zeros bcd[W-1:0] = bin; // initialize with input vector for(i = 0; i <= W-4; i = i+1) // iterate on structure depth for(j = 0; j <= i/3; j = j+1) // iterate on structure width if (bcd[W-i+4*j -: 4] > 4) // if > 4 bcd[W-i+4*j -: 4] = bcd[W-i+4*j -: 4] + 4'd3; // add 3 end endmodule Many thanks for your help! ================================================================================
Discussion Chain ID: 401244 ================================================================================ User asked: What is image and video signal ? Signal is something that carries information. Usually, something is a pattern of variations of physical quantity that can be manipulated, stored, or transmitted by a physical processes. I am wondering that how image can be a signal. Ok, it is stored, manipulated, transmitted digitally, but how it can carry variations? Also how video can be kind of a signal? Answer 1 (1 votes): A signal doesn't have to be a single quantity; the variation doesn't have to happen along a single axis, either. An image is information (e.g. brightness) varying in two dimension (e.g. along a X- and a Y-axis). Simple as that; counts both for digital and analog images. That information that changes might be one-dimensional (e.g. only brightness for a black and white / grayscale image), or multidimensional (e.g. red, green, blue for a color picture). Video is information varying in three dimensions: two dimensions like an image, and time as third dimension. Answer 2 (1 votes): To build on Marcus's answer, when we have multidimensional data (e.g., stereo audio, video images), we often want to transform it into a one-dimensional signal so that we can transmit it over a single wire or as a radio signal. There are many ways to do this. For example, with stereo audio, we translate one of the channels1 to a different range of frequencies and then add it to the other channel. This creates a single signal that can be transmitted and then decoded to produce the original two channels of audio. The general term for this is "frequency-division multiplexing". For video, we take a different approach. We sample the pixel data in time, and then serialize all of that data (i.e., send pixels one at a time) into a high-bandwidth channel, combining the data with synchronization signals that allow us to keep track of where each data item belongs in the image. Again, this one-dimensional signal can be transmitted over a wire or over the air. The general term for this is "time-division multiplexing". * * * 1 I'm ignoring the details of sum and difference processing for simplicity. ================================================================================
Discussion Chain ID: 701032 ================================================================================ User asked: Isolate battery from a charging circuit... to use a stronger charger I have an inverter that currently uses a single 7 Ah lead acid battery. While the rating of the inverter is sufficient to my purpose, the battery does not provide nearly enough run time, and being lead acid, does not do well at charging and discharging all the time. I want to replace the battery with a 100 Ah LiPo. This presents 2 problems: The built in charger of the inverter is built for lead acid and not LiPo. And even if it was, it would take years to actually fully charge a 100 Ah battery. Can you, through the use of a diode, isolator, etc "block" the inverter from trying to charge the battery while using an external charger to make sure that the battery is charged? Discussion: Comment: Please draw a block diagram. With some luck, you could just hook up an external charger to your battery and not separate anything, but the devil’s in the details and you have provided very little of them. What’s the open circuit voltage of the built-in charger? Answer 1 (1 votes): Yes, it can be done, but not with a simple diode isolator circuit. You would need two power MOSFET circuits rated for at least 20 A, one between the battery and the inverter, and one between the battery and its external charger. AND, monitor and control circuits to run everything. Basically, a large electronic SPDT switch. NOTE: This is not a beginner project. Better to buy a medium-sized, mechanical SPDT switch: a 30 A automotive relay on ebay for $5. Controlling that is both easier and safer. NOTE: If you are thinking of building your own LiPo charger, please don't. Sony learned that there are over 2 billion reasons to be very careful with 5 A-h batteries, let alone 100 A-h. Answer 2 (0 votes): > i want to replace the battery with a 100AH LiPo That means you need a different UPS / "inverter" (it's not actually just an inverter); full stop. Practically nothing of what you currently use is useful. Your diode logic will not work; any reasonable lead battery controller would detect the different voltage of a Lithium battery pack as fault and refuse to work, to avoid catastrophic failure. ================================================================================
Discussion Chain ID: 401240 ================================================================================ User asked: CMOS implementation of D flip-flop I am trying to implement edge triggered flip-flop using CMOS logic. Google search provides following diagram on [wikipedia](https://en.wikipedia.org/wiki/Flip-flop_%28electronics%29#/media/File:True_single-phase_edge-triggered_flip-flop_with_reset.svg): [](https://i.sstatic.net/epmMh.jpg) Upon simulating this using tanner, I find out that output resembles positive edge triggered flip-flop. I want to know the logic behind this circuit. **How one can proceed to implement clocked flip-flops using cmos?** Right now, the only thing clear to me here is the use of inverter to convert ~Q to Q Discussion: Comment: Do you understand how NAND, NOR, AND and OR gates like is explained here: https://courses.engr.illinois.edu/ece110/fa2018/content/courseNotes/files/?logicAndCMOS A clocked flip-flop is basically a combination of such basic circuits. By being "smart" you can often simplify the circuit and end up with the circuit shown in your question. Comment: Yes, I do understand basic gates and their CMOS implementation. I can easily implement any arbitrary function using cmos logic. But here, i don't see any "basic" gates other than inverter and some modified versions of inverters. Comment: @Bimpelrekkie Static CMOS latches and flip-flops are made from inverters and transmission gates. You might see a NAND or NOR if you needed an asynchronous reset, but I have never seen an AND or OR gate (whatever that might be) in a CMOS flip-flop. Answer 1 (4 votes): This is an example of [dynamic logic](https://en.wikipedia.org/wiki/Dynamic_logic_\(digital_electronics\)). Instead of using feedback to store a 0 or 1 like a normal flip-flop, it relies on the fact that a floating node will retain its previous state due to the capacitance. However, the leakage current will cause it to lose state after a certain amount of time. Thus, it must be clocked at a certain minimum speed. If you read the section of the article near where the image is shown, it gives a general explanation of the idea: > **Edge-triggered dynamic D storage element** > > An efficient functional alternative to a D flip-flop can be made with dynamic circuits (where information is stored in a capacitance) as long as it is clocked often enough; while not a true flip-flop, it is still called a flip-flop for its functional role. While the master–slave D element is triggered on the edge of a clock, its components are each triggered by clock levels. The "edge-triggered D flip-flop", as it is called even though it is not a true flip-flop, does not have the master–slave properties. > > Edge-triggered D flip-flops are often implemented in integrated high-speed operations using [dynamic logic](https://en.wikipedia.org/wiki/Dynamic_logic_\(digital_electronics\)). This means that the digital output is stored on parasitic device capacitance while the device is not transitioning. This design of dynamic flip flops also enables simple resetting since the reset operation can be performed by simply discharging one or more internal nodes. A common dynamic flip-flop variety is the true single-phase clock (TSPC) type which performs the flip-flop operation with little power and at high speeds. However, dynamic flip-flops will typically not work at static or low clock speeds: given enough time, leakage paths may discharge the parasitic capacitance enough to cause the flip-flop to enter invalid states. Source: [Wikipedia - Flip-flop (electronics)](https://en.wikipedia.org/wiki/Flip-flop_%28electronics%29) I've done some analysis of this specific circuit to try to figure out how exactly it works. First, consider the two cases of CLK=0 and CLK=1. Replacing the CLK transistors with ideal switches, we get the following two cases: [simulate this circuit](/plugins/schematics?image=https%3a%2f%2fi.sstatic.net%2fYxkGF.png) - Schematic created using [CircuitLab](https://www.circuitlab.com/) $$ $$ \$\text{CLK low:}\$ * \$ A = \overline{D} \$ * \$ B = 1 \$ * \$ Qb = \text{hold} \$ * \$ Q = \overline{Qb} \$ $$ $$ \$\text{CLK high:}\$ * \$Qb = \overline{B}\$ * \$Q = \overline{Qb}\$ * \$\text{if } D = 1:\$ * \$A = 0\$ * \$B = \text{hold}\$ * \$\text{if } D = 0\$: * \$A = \text{hold}\$ * \$\text{if } A = 1, B = 0\$ * \$\text{if } A = 0, B = \text{hold}\$ $$ $$ Does this match the normal behavior of a flip-flop? First, notice that changes to D cannot affect Q when the clock is static high or static low. On the low-to-high transition of CLK (assuming D is steady), we can examine the two cases based on the state of D: \$ CLK = 0 \rightarrow 1, D = 0 \$ * \$ A = 1 \$ * \$ B = 1 \rightarrow 0 \$ * \$ Qb = Qb' \rightarrow 1 \$ * \$ Q = \overline{Qb'} \rightarrow 0 \$ \$ CLK = 0 \rightarrow 1, D = 1 \$ * \$ A = 0 \$ * \$ B = 1 \$ * \$ Qb = Qb' \rightarrow 0 \$ * \$ Q = \overline{Qb'} \rightarrow 1 \$ So, yes, this does appear to function as a normal flip-flop. As stated before, there is a minimum speed below which the leakage current will discharge the capacitors and break the "hold" functions (also notated as \$Qb'\$) in the above analysis. * * * I've found this paper that gives some insight into the design philosophy of this circuit. It discusses 4 types of dynamic stages, "precharged p- and n-stages and nonprecharged (static) p- and n-stages." It looks like this circuit is made of a series of SP + PN + SN stages. Please see the paper for more details (I'm not sure how much of it I am allowed to reproduce here). J. Yuan and C. Svensson, New Single-Clock CMOS Latches and Flipflops with Improved Speed and Power Savings, _IEEE J. Solid-State Circuits_ , vol. 32, no. 1, pp. 62-69, Jan. 1997. Retrieved from <https://ieeexplore.ieee.org/abstract/document/553179> Discussion on this answer: Comment: I looked on dynamic logic but still this circuit dosen't make sense to me. This circuit seems to be cascade of something but dynamic gates can not be cascaded. Comment: @Vanshaj - I've added an analysis of the circuit. It is sometimes possible to cascade dynamic gates, but not in general. These aren't exactly simple dynamic CMOS logic (which would have an NMOS logic network and PMOS CLK transistors). You need to check all of the different combinations of signals or make sure you are using [domino logic](https://en.wikipedia.org/wiki/Domino_logic). Comment: Thanks for the analysis. It clearly explains how the circuit is working. But the bigger question is "why the circuit is like this?" If I am to create an SR flip-flop now, I won't be able to do that. In-fact I can't even replicate this exact D flip-flop (bunch of nmos and pmos connected smh working as edge triggered flip-flop). Comment: @Vanshaj - The reason to create a dynamic flip flop like this is if it needs to be very high speed. A more usual way to create a flip flop would be to use master-slave SR latches or transmission gates. What is your goal here? Comment: I am trying to understand the reason behind this specific circuit. It may be good in speed but still the combination of MOS used here seems random to me. Using master slave is good alternative but it's not like that the creator just joined some MOSfets in random position and ends up with d flip-flop (or maybe that is the case). Comment: @Vanshaj -- I understand now. I've added a link to a paper that discusses this (not necessarily this exact circuit, but the general design ideas). ================================================================================
Discussion Chain ID: 401239 ================================================================================ User asked: Difference between __I and __IO and __O in CMSIS core in core_cm4.h header file defined some thing like this: #ifdef __cplusplus #define __I volatile /*!< Defines 'read only' permissions */ #else #define __I volatile const /*!< Defines 'read only' permissions */ #endif #define __O volatile /*!< Defines 'write only' permissions */ #define __IO volatile /*!< Defines 'read / write' permissions */ What's the difference between __I , __O and __IO while they are defined in same way. * and how they work to specify "_read/write only_ " while they are only defined as a volatile variable ?! Discussion: Comment: Naming convention? I think the keyword you're looking for is "[volatile const](https://stackoverflow.com/questions/4592762/difference-between-const-const-volatile)". Answer 1 (3 votes): "I" means: Input "O" means: Output "IO" means: Input and Output As Long Pham notes, it is a naming convention, but also it is normal to use meanings to a type. Like an integer can be a counter, a timestamp, a date etc. There are some reasons to use this: * It is good for readability * Whenever in future the type of an I, O or IO would change, (user) source code using I, O and IO does not need to be changed, only the type definitions / defines itself. Discussion on this answer: Comment: Doesn't explain why they use a different C++ compiler switch though. I think the limits of C++ is the main reason why they invented these home-brewed qualifiers to begin with. Comment: @Lundin I think so too, I focused on the I/O/IO differences regarding naming Answer 2 (2 votes): Since this is for the definition of a hardware register map: I think the reason is that C, unlike C++, allows the declaration of `const` qualified variables without providing an initializer: volatile const uint32_t REG; // Ok in C, invalid in C++ Similarly, C++ doesn't allow `const` members of struct/classes to be uninitialized either. This is inconvenient when we have read-only hardware registers and wish to make a register map by using structs (classes). This C++ language limitation is likely why this header uses a dirty hack `#ifdef __cplusplus` to remove `const` from a register that should have been `const` qualified. Discussion on this answer: Comment: Just one of many small details making C++ less suitable than C for hardware-related programming. Answer 3 (1 votes): This header file was created to support the c++ as well, Hence in case of C _const_ variable denoted constant and cannot be modified by the user,However there is no any further optimization for this _const_ variable by the C compiler. But in case of C++ ,this _const_ variable can be replaced by the constant value assigned to that variable. In case of c++ structure member variables are not optimized hence _const_ can be used there. Therefore, this header file provides **__I ,__O , __IO** for the scalar variables and **__IM ,__OM ,__IOM** for the structure members. Discussion on this answer: Comment: I neither understand nor agree with this explanation. What do you mean "no further optimization"? That's no specified by any standard, compilers may do as they please. And what on earth does that have to do with register maps? I sure hope that some nutty C++ compiler doesn't replace my read-only hardware register variable with an integer constant. Comment: @Lundin "no further optimization means" in C the 'const' variable will be treated as a variable whose value cannot be modified in code by the user and in the background, it won't be replaced by its value directly into the code. Each read operation will access the variable's address for its value. In this case, the compiler will allocate memory for this variable in the Text section. Comment: @Lundin Register maps have to be defined with 'Volatile' and 'const' according to the type of the register, For example, let's say we have an ADC Conversion output register which I have mapped to a variable. Now for a better, robust and bug-free program, we want the variable to be read-only so that it won't be accidentally written. Hence const help us here. And we also want each read operation should go deep down and get the value from the memory location, not from the read/write buffer(this may occur in case of high optimization setting during compilation) Hence volatile helps in this case. Comment: @Lundin you can refer https://developer.arm.com/documentation/ka002980/latest ================================================================================
Discussion Chain ID: 401236 ================================================================================ User asked: Circuit Design for ECG amplification I've come across this circuit diagram in Biomedical Digital Signal Processing by Willis J Tompkins and in the description it says it is to do with ECG amplification. The input to the non-inverting terminal comes from the output of an instrumentation amplifier. But I am not exactly sure what is happening in this part of the circuit. Would anyone be able to give a brief overview of what is happening or point me in a general direction of where to look further? [](https://i.sstatic.net/X8f1y.png)Thanks Discussion: Comment: Can you be more specific than "what is happening"? It's not very clear what you are asking. Comment: The 3.3Meg and 1uF produces a 3 second timeconstant in a high pass filter; the 3dB corner is 2*pi slower, at about 0.05 cycles per second. Very slow, but does let you the chemical recovery actions of the brain. In other words, sinusoids of period 20 seconds will be attenuated by 3dB (1/1.414) compared to 5 second or 2 second or 0.1 second or 0.001 second waveforms. Answer 1 (1 votes): This circuit is a non inverting amplifier. It amplifies a signal applied to the left of the 1 uF capacitor. The "Reset" switch is a bit odd, it might be that due to the presence of the 1 uF capacitor that there is a long time constant which might allow the DC level to drift off out of the range the amplifier can handle. Then a reset might force it back into "view". The 4.7 k ohm, 150 kohm and 10 nF capacitor determine the gain which will be around 32 (150k/4.7k) for low frequencies and 1 (one) for high frequencies. The cutoff frequency is around 100 Hz (1/(150k * 10 nF). The 3.3 Mohm resistors are a bit excessive in their value. The one between + input and ground sets the DC voltage of the + input to 0 V. The 3.3 Mohm resistor at the - input is there to decrease the influence of the DC current flowing into the opamp's inputs. As both inputs have a 3.3 M ohm series resistor, both inputs will see the same voltage due to the opamp's input current. If you have not read [Opamps for Everyone](http://www.cypress.com/file/65366/download) yet then I suggest that you do as these kinds of circuits are explained in that free Ebook. Discussion on this answer: Comment: Yes, the switch is normally a FET that is triggered when the output saturates too high or too low (e.g. power on, adjustment of the electrodes). The ECG signal has clinically-significant features down to 0.05 Hz, which requires a long time constant and the lower 3.3M resistor. Physicians are not willing to wait that long when the circuit saturates, hence the automatic reset. The upper 3.3M resistor is to eliminate a voltage offset that would otherwise occur due to the op-amp's bias current. ================================================================================
Discussion Chain ID: 401232 ================================================================================ User asked: In which scenarios is it important to measure microampere? With the situation of finding a new multimeter, I found myself lost to the number of available devices on the market. For sure, to find the most suitable device I have to set some requirements. While comparing them, I came to the following point and by this to my question: Most pro devices have only ampere range with a resolution of 0.001 A (1mA), while semi/hobby devices have ranges for milliampere and even micro-ampere. I saw device reviews on YouTube, where the presenter complained about missing micro-ampere range. While another person on YouTube told the audience that milliampere range is sufficient. So, here my question to the experts: **What kind of scenarios require a measurement of micro-amperes?** For example: Looking at a data sheet an AND gate has "input leakage current" and supply current in micro-ampere range, but when is it necessary to measure this tiny current? Thanks for all helpful answers. Discussion: Comment: Have you ever heard of devices that run for 80000 hours with a 2000mAh battery? Comment: Not an answer, but it's worth noting that the test equipment company Keithley makes ammeters with a resolution of 10 fA, and Keysight's B2980A series has a resolution of 0.01 fA, which is frankly quite ridiculous. Comment: @Felthry: I had my hands on equipment that would count electrons. And it had to be recalibrated afterwards... Comment: Dave Jones, from the EEVblog, also had this problem and developed the [uCurrent](https://www.eevblog.com/projects/ucurrent/). Comment: @PlasmaHH Yes, of course. But for developing and/or repairing, a SMU device would be much more appropriated - see also answer from Shamatam. So do you think it really makes sense to have a multimeter with µA support? In case you work with such devices. Just a question, I'm not saying that such multimeter is useless. Comment: No, it doesn't. I have repaired tons of things and checked them etc. with just a multimeter, even repaired an SMU with just a few multimeters and a scope. Comment: @PlasmaHH Do you mean, that you have repaired "tons of things" with just a multimeter without µA range ... or do you mean, that a SMU device is just "overkill" and a professional multimeter with µA range does a good job? I assume that cheap multimeter have too much tolerance and µA range is not accurate. Comment: I mean with a multimeter with uA range, without a SMU, since that is overkill because itv does so much more that is needed on even less cases Comment: Likely the "pro" tools are for electricians who deal with house/facility wiring, not microelectronic circuits. Comment: "Most pro devices...". Why do you think only "Hobbyists" tools have less than "amperes" full scale ranges? My best DMM is a Fluke 87V. It is marketed as an "industrial TRMS multimeter"; it has a 600V CAT-IV rating and also has uA ranges (although probably not suitable to measure current in micropower circuits because of it voltage burden). Comment: @LorenzoDonati See also answer of Adam Haun below. Correct, there are pro devices out there which supports µA range. I had the impression when I reviewed the FLUKE website first time. Comment: @Jeroen3 Actually the development of the uCurrent wasn't driven much by the need of low current ranges, but by the need of *low voltage burden* in low current ranges (see my answer). The uCurrent has an admirable 10uV/mA (10mohm) voltage burden in the mA range (~100 times less than the usual hand-held pro-DMM) and a respectable 10uV/uA (10ohm) in the uA range (~10 times less usual DMMs). Answer 1 (15 votes): One of a line of products I worked with and designed for was a smart payphone; think a microcontroller that _operates_ as if it were a payphone. These had to operate on an ordinary telephone loop, with a guaranteed 20mA supply (but not guaranteed to be higher); in the [on-hook](https://en.wikipedia.org/wiki/On-_and_Off-hook) condition the unit was permitted only a few microamps of leakage current as the central office would otherwise detect a line fault. In response to the comment on leakage; due to the harsh environment (outside in very hot, very cold and high humidity) the boards within the payphone housing were conformally coated and used moisture sealed connectors. These units clearly needed to be tested as the difference between on-hook and off-hook current draw is order of magnitude different so confirming just a few microamps on-hook was quite important. Another application is in new, _really_ [low power microcontrollers](https://www.silabs.com/products/mcu/32-bit/efm32-pearl-gecko) (typical part linked) where I would want to confirm the actual current draw in the various modes of operation and some of those modes are in the microamp range (or less). Lots of possible applications, this is just a couple. Discussion on this answer: Comment: Telephone example is pretty surprising. At 50V, even 5 megohms would produce "a few" (10 in this case) microamps of current. I'd be surprised humidity around joints didn't produce that effect, or even 10km of cable insulation. Comment: @Peter Smith: It looks like community votes for your answer. Thank you for giving those examples and sharing the link to the low power microcontroller. It gives a good impression about where to measure µA ... Comment: @jdv - Phone supply is -48v **DC** not AC Comment: I will mark this as final answer, because it has the most votes. It does not mean that all the other answers are wrong. Thank you to all for the answers and comments! Comment: @TobyN. Thank you. With IoT upon us, low current draw is becoming ever more important. The list of applications is truly enormous. Answer 2 (15 votes): A lot of battery-operated devices need to optimize for power consumption, and µA currents are frequently involved (sometimes even nA). To give an example, consider wireless remotes. They may have just a **3V, 200mAh** battery. If you want this remote to work 10 years without necessitating battery change, that's just 20 mAh/year. Or 0.054 mAh/day, or 0.0022 mAh / hour. We cancel the hours and it's a shy more than 2µA continuous idle drain. A lot of contemporary micros and RTCs are way better than this, but you need to measure your production run to verify the device works as intended. You'd say _"isn't battery lifetime dependent on the number of operations of the remote"_ \- well, it could, but the idle consumption may be more significant. The wireless transmitter and the MCU inside the remote may consume 10mA for a brief period when operated. Say less than a second. So that's 10mA but for a very short period, so the energy consumed from the battery is quite minimal. In contrast, just the 2µA idle drain for a whole day requires more than **16 times more energy**. Answer 3 (10 votes): First, your assumption that professional multimeters don't have a microamp scale is wrong. A Fluke 287, for instance, will happily measure microamps. The Fluke 116 _only_ has a microamp scale for current measurements. A lot of professional multimeters are designed for specific use cases. The aforementioned Fluke 116 is targeted at HVAC systems, where (apparently) the only currents they need to measure are from flame sensors. A high-end model like the 287 can do everything. I used one to measure reference currents in the 0-20 uA range back when I was working on flash memory process development. For battery-powered systems, microamps are important. But for most use cases, you don't need the microamp scale, so you don't pay extra for one. Discussion on this answer: Comment: You're correct. After more research, I realized that Fluke has multimeters specific to the use case. As you said, Fluke 116 with _only_ µA range. It was confusing me, that some multimeters (for example UNI-T) just come with µA almost by default and in the professional area, this range is not available on every device. Comment: The UNI-T is an order of magnitude cheaper than the Fluke. The specs are probably a lot worse, and quality control will be as well. Hobbyists aren't too picky about that stuff, but if you're a company with millions of dollars on the line, you're willing to pay for quality guarantees. Comment: "...you're willing to pay for quality guarantees" And for guaranteed safety levels, as reliable CAT ratings. So that your employees won't die while doing measurements on some nasty industrial thing just because their DMM arcs-over due to a power line spike! Answer 4 (7 votes): When you are developing low-power devices, every nanoAmpere is worth to be saved. For example, when using a CR2032 coin battery you have around 200mAh of capacity. Once I developed a device powered by one of those batteries and I had to check that the microcontroller went to sleep mode (0.6uA) most of the time. I Also needed to check that when active, the current consumption was in the range of 10uA. In addition, I had to check that the sum of every component in the PCB (in their low power mode) matched the sum of the quiescent current stated by their datasheets. In summary, if you want to get the most of your power source, and be sure that you are handling your hardware/software you have to measure low-power performance of your components, and usually this rate is given in uA or nA. Discussion on this answer: Comment: Thanks for this answer, it gives a good example and it is easy to understand. I like it with all the other answers here. Answer 5 (6 votes): I'll add a twist to the answers to your question. **_Burden voltage_** , a.k.a. **_voltage burden_**. The voltage burden of a current range of a DMM is the voltage that is dropped across the DMM while performing the measurement. It is expressed as **V/A** or **mV/mA** or similar units. Note that this units are equivalent to _ohms_ and is the standard way to express the internal resistance that the DMM presents to the circuits in that specific range. In some application is not so important to know that your DMM is capable of measuring in the uA range, but that is capable of doing so **_with low enough voltage burden_**. This is extremely important in low-power or micropower applications, where microamps of current are drawn from low-voltage power rails. In fact imagine a DMM having a 600uA range with a 100 uV/uA burden (like my Fluke 87V): if you measure 100uA drawn from a 10V rail, you just introduce a 10mV drop in the rail, which is negligible. However, if you measure the same current on a line that carries a 100mV signal, then you have altered that signal by 10%, and this may also make your circuit stop working. Seen from another POV, it is not only the current range that matters for doing a measurement in a low-current application, but also the impedance of the circuit in which you are going to insert your ammeter. If the ammeter has too high an internal resistance (high voltage burden) it will significantly alter the measurement or even the working of the circuit under test. So while choosing a DMM and examining its current specs, you should also take into account the voltage burden as a parameter. Discussion on this answer: Comment: You could have read my mind: While digging through the data sheets of DMMs, of course I found the _voltage burden_ value. And if it comes to µA measurement, this burden has to be considered. Thanks for the input and hint, I'm sure this will help others as well. Comment: Wow, I learned something today and I just want to add this: https://www.eevblog.com/projects/ucurrent/ - this "adapter" has a voltage burden of 20 µV. Comment: @TobyN. Be careful to understand what is burden voltage: is *not* 20uV, but 20uV/mA, i.e. 20mohms, and that is on the mA range. On its uA range it is just 10uV/uA, i.e. 10ohms. Not to say they are not good values, they beat most professional hand-held DMMs, but it is not SO better as you seem to imply. And keep in mind that the uCurrent is not input protected as a DMM, so you can damage the thing if you are not careful. Answer 6 (4 votes): Often when performing characterization and modeling of semiconductor devices, leakage currents (which are critical to creating a useful and accurate model) will fall in the micro-ampere range. Typically these measurements would be performed with a Precision Source-Measure Unit (SMU for short). Such measurements are also commonly used in technology development to evaluate the fundamental performance of a given semiconductor process. Discussion on this answer: Comment: Good point with SMU. For hobby electronic (even dealing with low current devices) it might be not the right measurement device from a cost perspective. So in your personal opinion: Is a multimeter a good alternative or do you think mA range is sufficient? See also the answer of Adam Haun and Peter Smith - interesting stuff with focus on low current. Comment: It depends on the application in question. Other answers highlight some specific examples of where the mA range is just not sufficient (e.g. production testing of low-power battery-driven circuits). If the multimeter has the accuracy and/or precision necessary for the measurement, then sure, it's fine. Perhaps it's even feasible to build a circuit using e.g. an instrumentation amplifier to convert a \$\mu\$A range current to something detectable by a cheaper multimeter reliably. Again, it's very application specific. Answer 7 (3 votes): When operating an electron microscope, it is often desirable to know the beam current to the resolution of a few picoamps. Beam currents are small because the goal of an electron microscope is to focus a narrow (and thus low current) beam of electrons on the sample, in order to have the beam interact with small features. This is accomplished by connecting an ammeter between an electrically isolated sample stage and the microscope ground. Such an ammeter must, of course, be able to measure in the range of currents used by the instrument. Answer 8 (2 votes): This is more of a niche case than you're probably interested in, but for completeness: high-voltage physics experiments often involve currents in the microamp or nanoamp range, for example many photomultiplier tubes have saturation currents in the 1-10 uA range, with response curves like so (from [this](https://www.hamamatsu.com/resources/pdf/etd/PMT_handbook_v3aE.pdf) Hamamatsu info handbook): [](https://i.sstatic.net/lr30f.png) Generally these are read by high-impedance amplifiers to get a useful voltage (~1-10V) proportional to the current, but I could imagine cases where you want to figure out which of your PMTs are broken and just want to connect a multimeter and wave your hand over the tube to block light and see the current drop. Similarly, anywhere that you try to maintain a high voltage (few kV) bias on something (eg an electrode in vacuum) you will have a leakage current which must be supplied to keep the voltage steady, this is usually in the microamp to nanoamp range as well. Again this is something you're unlikely to be in a position to measure safely with a handheld DMM. Answer 9 (2 votes): The "pro" devices? I think by "pro" they actually the "electrician" meters. When someone is working on home 120V wiring, or working on a car, usually they're dealing in amperes, or sometimes mA. The microamps are important in electronics, but not so much in professional "electrical" work. But for engineers and scientists (heh the real pros,) microamp meter scales are incredibly important. The same is true for hobbyists, or anyone working with transistor circuits. See all the examples in the answers here. Transistor base currents, photodetectors, op-amps, and just anything involving resistors over 10,000 ohms, etc... ================================================================================
Discussion Chain ID: 401230 ================================================================================ User asked: USB 3.1 Type-A Legacy Connector to USB 3.1 Type-C I am unsure of how to design for the following arrangement, any input would be greatly appreciated: Computer [USB Type-A Connector] -> USB Type-A to USB Type-C Cable -> Custom PCB [USB Type-C Connector] -> HD3SS2522 MUX (<http://www.ti.com/lit/ds/sllses1c/sllses1c.pdf>) As the computer uses a USB Type-A connector, the USB Type-C specific lines are missing (SBUx, CCx). As far as I understand, the MUX uses the CCx lines to determine the cable orientation and route accordingly. Without these lines, how would the MUX be able to know the cable orientation? * * * I missed the part of the USB Type-C Specification which refers to USB Type-C to USB 3.1 Standard-A Cable Assembly Wiring (Table 3-12). It states that a pull-up resistor Rp (56KOhm) is used on pin A5 within the USB Type-C plug. This will set the source advertisement as "Default USB Power" and also allow the MUX to detect the cable orientation. Answer 1 (1 votes): I would look at the "HD3SS3220 DFP Dongle Evaluation Module" from TI. <http://www.ti.com/tool/3220dfp-dglevm> It seems to do everything you want. Here is a block diagram of the components. [](https://i.sstatic.net/uUZf1.png) ================================================================================
Discussion Chain ID: 401226 ================================================================================ User asked: NTC thermistor series/parallel resistor calculation for MCP73833 linear Li-Ion charger I am using MCP73833 which has the following datasheet <https://ww1.microchip.com/downloads/en/DeviceDoc/22005a.pdf> Internal diagram as follows: [](https://i.sstatic.net/n7Ery.png) They says that "An internal 50 μA current source provides the bias for most common 10 kΩ negative-temperature coefficient thermistors (NTC). The MCP73833/4 compares the voltage at the THERM pin to factory set thersholds of 1.20V and 0.25V, typically" Now the formulas shows that [](https://i.sstatic.net/0lVL8.png) For example, by utilizing a 10 kΩ at 25C NTC thermistor with a sensitivity index, β, of 3892, the charge temperature range can be set to 0C - 50C by placing a 1.54 kΩ resistor in series (RT1), and a 69.8 kΩ resistor in parallel (RT2) with the thermistor as depicted in Figure 6-1. [](https://i.sstatic.net/FJdk5.png) Now I just can't figure out how to properly calculate the resistors required series/parallel with NTC for desired window set, a more generic way based on RHOT and RCOLD (ie. for other range) The best I came up with and I am stuck. Appreciate a little help. 1 1 1 ---- = ------ + -------- 24-RT1 RT2 rcold 1 1 1 ---- = ------ + -------- 5-RT1 RT2 rhot Discussion: Comment: Sorry, I can't help but +1 for a well-written question. Answer 1 (2 votes): You're a good part of the way there. Simply subtract the two equations and you get \$R_{T1}^2 -29R_{T1}+m = 0\$ where \$ m = 24\cdot5 - \frac{19}{1/R_{HOT}-1/{R_{COLD}}}\$ (units of k\$\Omega^2\$) So \$R_{T1}= \frac{29 \pm \sqrt{29^2 -4m}}{2}\$ (standard solutions to a quadratic) Pick the correct answer for RT1 (minus) and you can then subsitute RT1 back into either of the first two equations to get (say) \$R_{T2} = \frac{1}{\frac{1}{5K-R_{T1}}- \frac{1}{R_{HOT}}}\$ (If you end with a negative answer for either resistor, you picked the wrong answer- assuming there is a solution for that thermistor). Discussion on this answer: Comment: @Sphero, thank you! Very elegant. I should open my daughter's math book more often. Comment: Is there a calculator? ================================================================================
Discussion Chain ID: 401225 ================================================================================ User asked: What breadboard simulation software is this? I'm not familiar with what software is available and cannot recognize the origin of this diagram. Does anyone know what software this is? I'm only guessing that it can perform simulation; it may just be for layout. [](https://i.sstatic.net/pLk4O.png) Discussion: Comment: Looks like Fritzing. Note that Fritzing is generally disliked on EE.SE because it's very hard to read compared to real schematics. Comment: Looks like Fritzing. I don't recommend using it. Wiring diagrams (like in your example) hide information. When designing or troubleshooting a circuit, you need to see the function of each connection. With a wiring diagram, you see no functionality. You have to flip back and forth from circuit to datasheet to wiring diagram. Comment: I'd suggest you learn to use something like [KiCad](https://kicad.org/) [Edited by a moderator.] Comment: @JRE Nice suggestion in general, but keep in mind that KiCad is not designed for newbies. It assumes a certain EE knowledge. Moreover the sheer amount of options is daunting. For an absolute beginner without the guidance of a teacher can be a motivation-killer. Fritzing *can be used* as a very stripped down circuit-CAD application without "harm".... Comment: ... @JRE The only problematic thing is that people assume wiring diagrams is the "right way" (or "one right way") engineers communicate about circuits. And that **rightfully** annoys them a lot. It used to annoy me a lot, too, but I'm a teacher now and *patience* has become my second name! ;-) Comment: The biggest down side to starting with Fritzing is that you will start to hit its limits and have to switch to different software anyway. You invest time learning how to use an inadequate tool. Then more time trying to work around its inadequacies. At some point, you realize that you are spending more time fighting the software than in getting things done. At this point, you have to switch to something more capable - and invest time in learning how to do basic things all over again. Comment: By the way, the layout shown in OP's picture is an excellent example why Fritzing *encourages bad designs*. For example, the electrolytic cap's leads aren't as rigid or probably not even as short as the diagram suggests, and every one would've just connected the cap directly to the positive power rail *in the same row as the 555's pin 2*, instead of putting it somewhere else, completely, and the resistor directly to ground. That would be the more "native" way of wiring things, if you've ever touched a breadboard, but **also** have been the logically right thing to do, if you had seen the … Comment: … schematic and understood which purpose the cap and the resistor serve. Anyway, what I find insufferable is that fritzing (at least in every wiring diagram I've seen) doesn't show part names; it makes talking about things unnecessarily complicated ("the resistor on the right") and building unnecessarily hard. It's a bad practice. And it would be *so* easy to fix. Oh, and while I can certainly get out my color code table and reverse engineer the resistors, there's no standard when it comes to LEDs or capacitors, so this wiring diagram not even fulfills the job of unambiguously defining a build Comment: NB: do not confuse "Fritzing" with "wiring diagram". Fritzing can show the circuit as schematic or PCB layout too. Wiring diagrams are useful to help people construct a circuit you wish to teach them. It's one thing to build a breadboard circuit from a schematic, another thing entirely to have a reference showing you what it's supposed to look like when finished. You can take this wiring diagram, recreate it in Fritzing, then switch to schematic view to see the normal way of sharing electrical circuits for discussion. Comment: @JRE I'm self taught in programming mainly in C++; I've tried a few times to learn Assembly which is a challenge, I have a good background in both Math and Physics. Most people who learn to be software developers care more about the Interface of devices than its implementation. They just want to know what it does and not how it does it. I'm the opposite, I care about both parts but I've always struggled to see how the physics portion causes the hardware to work with the appropriate software to drive it. ...(continue) Comment: @JRE I have seen Ben Eaters youtube videos on how to build an 8-bit pc. That gave me a lot of insight. I also found a website that offers free courses without (grades or certs) that takes the approach of building a simulated pc from Nand gates all the way up to making an OS and writing applications and games such as Tetris; their site is called Nand2Tetris. Since I don't have access to bread boards to build simple circuits I've been looking on line for simulators to build the bread board versions of the gates, controllers and other components as I go through that course. ...(continue) Comment: JRE I found one that was by Autodesk but it is an online version only; it is limited but I was able to get a few logical circuits to work through the simulation such as the and, or and not gates, but when I started to work on the Xor gate I was having issues with it and the site lags very badly. I kept searching for other programs that were "online" but installable but didn't cost a fortune either, then I found your comment here. I've installed the program and I have yet to test it out and work with it but from the looks of their website, I think I'm going to like it. One of the best comments! Answer 1 (23 votes): It is most likely [Fritzing](http://fritzing.org/home/). It is an educational free software quite popular among newbies and teachers. It can draw wiring diagrams like the one you posted, or true schematics and even PCB layouts. It can't simulate the circuit, though. As Felthry and JRE said in comments, using Fritzing is frowned upon on this site and by professional engineers because of the habit of newbies to post wiring diagrams instead of schematics. A wiring diagram is to a schematic what a sketch of the exterior of a building is to its blueprints. It only gives a very partial and incomplete view of the thing you are going to build. So it is usually quite useless for understanding the real working of a circuit. Fritzing in itself it is NOT a bad tool for a newbie, if you understand its purpose. _It can_ be used to draw not too terrible schematics and this won't anger people here. Just avoid asking questions describing your problem using a wiring diagram instead of a true schematic. This will _rightfully_ annoy many engineers and even make some of them mad. It's like a little kid showing his parents a crayon drawing of his electronic toy asking "how do it work this?". The parents are probably going to laugh at his naivety with affection. Of course if a teenager or a grown-up shows a wiring diagram to an EE with the same naivety, maybe "requiring" a coherent answer to his problem, the effect can be _drastically_ different! BTW, I've seen not many things that make most people here get annoyed so much as seeing a wiring diagram instead of a schematic (You are warned! :-) Note: although seemingly the same thing, posting a photo of a _real breadboard_ with a _real circuit_ built on it (_together with its schematic_) will sometimes be useful to diagnose problems related to the actual wiring. ================================================================================
Discussion Chain ID: 401221 ================================================================================ User asked: Resistance transform Is there a circuit either passive or not that can transform the value of a resistance with a fixed ratio ? For example if the input resistance to the circuit is 5000 ohm and the ratio is 50:1 , the output resistance is 100 ohm. and if the input resistance is 100k ohm , the output is 2k ohm and etc. Discussion: Comment: Do you need the 'resistor' to be floating, or can one side of it be grounded? If the latter, there are op amp circuits that do what you want, I believe. Comment: One side can be grounded .. would give me a sample circuit for that ? @Felthry Comment: https://en.wikipedia.org/wiki/Negative_impedance_converter This does what you want, but the ratio is required to be negative. I'm not sure how to make a positive one but it should be possible. Frankly, I can't figure out why you would want this rather than just getting a different resistor. Comment: @Felthry because it's not a resistor , it's a sensor which I want to transform the resistance between its terminals Answer 1 (1 votes): It is certainly possible to put together both resistance dividers and resistance multipliers. A common approach is to use a bridge balance technique. The one below was designed just to expose this concept. It can be easily reconfigured for multiplication or flipped "upside down" for operation close to the upper supply rail. The virtual resistor is between the RPOS and RNEG terminals. R1 is the reference resistor whose value is divided. The bottom end of the resistor doesn't need to be grounded; it just needs to be no higher than about 4V in this particular circuit. R7 is used to raise RNEG about 2V above ground to demonstrate this. The resistor will not work well above at most a couple hundred Hz, due to the low speed of LM324. I'm only using LM324 since its input common mode voltage includes GND, and it works well enough for a demo. For reasonable AC performance, OA1 needs to be bootstrapped: its (+) terminal should be at the midpoint of its supply rails. A symmetric bootstrap supply would do this job. You'd then use a fast, rai-to-rail I/O op-amp for OA1, running from 5V. The virtual resistor terminal voltage then extends from 2.5V to VCC-2.5V. The MOS pass cell would need to be bipolar in applications that work with bipolar currents. [simulate this circuit](/plugins/schematics?image=https%3a%2f%2fi.sstatic.net%2fcXijw.png) - Schematic created using [CircuitLab](https://www.circuitlab.com/) The transfer curve for R1 swept from 0 to 100k ohm is: [](https://i.sstatic.net/fCwz0.png) The divider is 50, but due to poor gain of the op-amp, the divider is set to 49 to obtain accurate ratio at the output. A physical circuit would no doubt need a different correction. R3 loads the diode D1 to ensure the gate is connected to the output of the op-amp at all times. The drop across D1 brings OA1's output into the valid output range. R5 is a bypass load to prevent latchup. This value could be higher in practice - this depends on the op-amp used, and on whether the circuit is simulated or breadboarded. CircuitLab has some DC operating point convergence problems that a lower R5 seems to help with. The currents passed through this synthetic resistor are limited by dissipation on M1 and R4. Best dynamic performance - with an adequate op-amp - would be obtained at a current where M1 has best transconductance. The bridge approach has a limitation: the minimum output resistance is R4. Answer 2 (0 votes): Yes, you can transform a resistance or impedance by using a transformer. However, it only works for AC. A transistor is a portmanteau, which stands for transfer resistor. Transistors might get used for a so called buffer amplifier, which works for DC. Also it would be possible to use OP-amplifiers for such an inquiry (see[Buffer amplifier](https://en.wikipedia.org/wiki/Buffer_amplifier) ). ================================================================================
Discussion Chain ID: 401218 ================================================================================ User asked: Why does the resistance change when additional resistors are added here? Please excuse what is probably a very simple question. I don't know the correct terminology to describe this better than "added here" as these don't appear to be "in parallel" or "in series" since they're floating off to the side. [](https://i.sstatic.net/zcB3i.png) Here I am measuring a 100K resistor and it shows as ~100K on the multimeter. But when I connect the resistors up like this then the resistance changes. I haven't moved my multimeter test points. [](https://i.sstatic.net/LxrND.png) I've drawn these out and simulated them using Circuit Wizard. Discussion: Comment: That's because you're putting additional resistors in series with the bottom resistor. Comment: But my multimeter test points are only connected between the one 100K resistor. Comment: You should study a little bit more elemetary circuits,... Comment: @Zhro Not so: in the bottom left circuit, you have two 100K resistors in parallel, and in the bottom right circuit you have a 100K resistor in parallel with a 300K resistor (three series 100K resistors). Comment: "Off to the side" doesn't matter. "Parallel" and "series" refer to paths of current flow, not the position of the parts. Answer 1 (0 votes): In the first case you're measuring this (TP1 and TP2 are your test probes): [simulate this circuit](/plugins/schematics?image=https%3a%2f%2fi.sstatic.net%2fv3TT4.png) - Schematic created using [CircuitLab](https://www.circuitlab.com/) Which is equivalent to 50kOhm In the second wiring you're measuring this: [simulate this circuit](/plugins/schematics?image=https%3a%2f%2fi.sstatic.net%2fa1ifx.png) Which is equivalent to 75kOhm Discussion on this answer: Comment: Can you expand this question on why it isn't measuring only between the points of least resistance? Comment: Zhro, I think you need to understand basic concepts of voltage, current and the ohm law. The ohm-meter will apply a known voltage accross test probes and measure the current. current will flow through both resistors R1 and R2 in first example, and R1 on one side and R3, R3 and R4 in the second. PS: You can imagine that they are pipes an water flows through them. Smaller resistance means more flow, but if you parallel pipes, the resulting flow is added. But you really need to study some basics. Comment: There is a common, but very misleading, statement that "the current flows in the path of least resistance". While this statement is true, it is incomplete - current flows in all possible paths. The path with the least resistance will carry more current than any other path, but the higher resistance paths also carry current. A multimeter measures the effective resistance between its probes, which is rarely just the resistance of the component between the probes, if the component is in a circuit. ================================================================================
Discussion Chain ID: 401215 ================================================================================ User asked: Understanding Operational Transconductance Amplifiers I understand the high-level function of OTAs, that they provide an output current proportional to an input voltage. But what I don't understand, and what I can't seem to find any information on online, is exactly how they're used and what the function of the different connections is. [](https://i.sstatic.net/zuS4F.png) The most pressing questions I have are thus: 1. What is the function of \$I_{bias}\$? Why are there diodes between this pin and the two inputs? I've seen them called linearizing diodes; how do they linearize the response of the circuit? 2. What is the function of \$I_{abc}\$? As I understand it, it provides a scaling factor; is this correct? How does it do so? 3. What is the (exact or approximate) formula for \$I_{out}\$ as a function of \$V_{in+}\$, \$V_{in-}\$, \$I_{bias}\$, and \$I_{abc}\$? 4. What are the standard application topologies for an OTA? Op amps have the standard inverting and non-inverting amplifier topologies, and slightly more complicated summing amplifier and difference amplifier, integrator and differentiator, but are there any common circuit idioms for the OTA? 5. Internally, how does an OTA work? (this is perhaps best left to a separate question, though.) Discussion: Comment: Some of your questions are answered in the LM13700 datasheet Comment: @ScottSeidman I've looked at that datasheet and unfortunately had trouble understanding much of it. Perhaps I should go through it again. Comment: Have you found http://www.ti.com/lit/an/sboa117a/sboa117a.pdf? Comment: @ScottSeidman Yes, I just read through that again. It did help; perhaps after organizing my thoughts enough to write this question, I also had them organized enough to understand the datasheet better. Still, I think a basic explanation would be worthwhile, as (though they are fairly rare) OTAs can be confusing and beginners may want an accessible explanation of what they do. Answer 1 (4 votes): The most important point to note is that the input diodes and \$I_{bias}\$ pin allow you to operate the amplifier open-loop with a current input signal. If you are apply a low-level differential voltage input or operating the amplifier closed-loop, you may ignore the diodes and bias pin all together. A Operational Transconductance Amplifier (OTA), is often just a differential input pair followed by a current-mirror. One branch of the diff-pair is mirrored to the high-side supply. The alternate branch of the diff-pair mirrored to the low-side supply. Both current mirrors are connected to the output pin of the amplifier. So, if the differential input voltage is 0 V, each branch of the differential pair has the same collector current (equal \$V_{be}\$ for \$V_{diff}\$ = 0). Hence the output is sourcing and sinking equal values of current resulting in a net output current of 0 A. The input diodes are not just ordinary diodes, they are geometrically, thermally, and process matched to the input differential pair transistors (also a good chance they are actually diode connected transistors). Such that the current following through each of the diodes is scaled value of the current its respective element in the diff-pair. This allows you to apply an current input-signal and still operate the OTA open-loop. If you go through the derivation for a current input signal (or voltage signal with high source resistance) the gain of input signal to output current becomes a simple linear function of \$I_{abc}\$ and \$I_{bias}\$. You can find full derivations in many of the app-notes such as the one listed by tek,<http://www.ti.com/lit/ds/symlink/lm13700.pdf> Answer 2 (3 votes): Your questions can be answered by carefully reading the graphs on the datasheet: <http://www.ti.com/lit/ds/symlink/lm13700.pdf> Ibias can help decrease the nonlinearity that occurs when v+ and v- are too large. See figure 13. For v+ and v- very small, iout = gm * (v+ - v-). There is a graph of gm vs iabc on the datasheet. It is linear on a log-log plot. > Internally, how does an OTA work? (this is perhaps best left to a separate question, though.) Like an opamp without the output stage. The bias current iabc controls the bias current for the whole amplifier, much like with the LM346. Hooking up the output buffer to the output with nothing between gives you an uncompensated opamp. Answer 3 (3 votes): The Operational Transconductance Amplifier (OTA) cab be desribed as a two stage amplifier: A differential amplifier stage (providing a differential input) followed by a high-impedance output stage (providing the output current proportional to the input diff. voltage). Hence, the transfer function is simply **Iout=gm*Vdiff** with transconductance **gm=f(Iabc)**. The current Iabc (**a** mplifier **b** ias **c** urrent) is the quantity which directly controls the "open-loop-gain" gm. It is simply the current in the common leg of the diff. input stage. There are many applications for OTA devices, for example in filter and oscillator circuits. In most cases, OTA`s are also operated with negative feedback. Because - in contrast to voltage opamps - the "open-loop" function is finite, the value of gm appears in the formulas for the closed-loop gain - hence, the transconductanve (resp. the controlling current Iabc) can be used to control/tune the gain or other filter/oscillator parameters. Simple example: An idealized OTA (infinite output resistance) with a capacitor at the output as a load gives a simple integrator circuit (often the heart of an oscillator). There is another important application: An OTA with 100% feedback (direct connection between output and inv. input) can be used as grounded resistor **R=1/gm** that can be externally controlled with Iabc. A very good introductory text (Applications) can be found here: <https://www.ece.uic.edu/~vahe/spring2016/ece412/OTA-structures2.pdf> ================================================================================
Discussion Chain ID: 701031 ================================================================================ User asked: Why does a PB-02 ignore a "AT+NAME=abc123"? When I connect to a [PB-02](https://docs.ai-thinker.com/en/blue_tooth_pb#resource_summary) via UART(8data bits, no parity, 1 stop bit) it does not execute all AT commands. These work fine: 1. `AT\r\n` results in `AT\r\n\nOK\r\n` 2. `AT+RST\r\n` results in : AT+RST \r\n\n OK\r\n all driver init\n ###################\r\n \r\n arch:phy6212\n company:Ai-Thinker|B&T\n MAC:94 C9 60 88 DC DB\n sdk_version:release/V2.1.0\n firmware_version:release/V1008 \r\n compile_time:Sep 3 2021 15:41:57\n\r\n ready\n ###################\n 3. ATE0 and ATE1 work as expected... 4. It also dumps messages like `CON OK\r\n` and `DISCONNECT OK\r\n`, when I connect with a Test App... but: 1. `AT+NAME?\r\n` and `AT+NAME=WhiteTulip\r\n` do not work. There is just the echo. But no `OK` and no name change. Why is that? How can I change its name and add parity bits, without flashing new firmware? Discussion: Comment: To help get an answer, can you [edit](https://electronics.stackexchange.com/posts/701031/edit) the question and include a link to the documentation for the ``PB-02``. I'm guessing it is some sort of modem. Comment: They call it "bluetooth module". On the UART side it speaks "AT". And on the airside it speaks Bluetooth BLE 5.0. But: The PDF "PB-01/02 Tmall Genie docking at instruction set" and the PDF "PB-01/02 Bluetooth passthrough (non mesh) at instruction set" describes AT commands, that the PB-02 does not understand. Comment: Using google translate to convert the documentation from Chinese (Simplified) to English, I can't see any error in the AT commands you are using for ``AT+NAME?`` and ``AT+NAME=WhiteTulip``. The translated document does say ``Changing the Bluetooth device name requires restarting to take effect. The maximum length is 20 bytes.``. Have you tried restarting the PB-02 after attempting to change the name? Comment: @ChesterGillon it does not even reply "OK", although that PDF says, it should do. I just did that ``AT+NAME=WhiteTulip`` and then a power cycle, but it still says its name is "ai-Thinker"... Comment: Given the firmware doesn't reply to the ``AT+NAME``, you might have to contact Ai-Thinker Technology support to ask why the firmware doesn't even reply "OK". Comment: @ChesterGillon seems like my PB-02 has a special firmware. I found a PDF in the meantime with hefty google-ing, that talks about ``AT+BLENAME...``. :) But I also told Ai-Thinker via email, that my PB-02 behaves funny. Thx. Answer 1 (0 votes): I found this [PDF](https://docs.ai-thinker.com/_media/pb%E7%B3%BB%E5%88%97%E6%A8%A1%E7%BB%84%E9%80%9A%E7%94%A8at_v1006%E7%89%88%E6%9C%AC%E6%8C%87%E4%BB%A4_v1.1.3.pdf) via Google. It says that it is "BLENAME" in v1.1.3. AT+BLENAME?<0D> name:ai-Thinker OK<0D> AT+BLENAME=White Tulip<0D> OK<0D> But: `AT+UARTCFG?` says just `+UARTCFG:115200` (no parity configurable). So I seem to have a special version v1.1.3. So I will use 32bit CRC every few bytes. That should be even better than parity (which is 1bit CRC, IIRC). ================================================================================
Discussion Chain ID: 401214 ================================================================================ User asked: Can we use ethernet cable instead of coaxial cable without adaptors.? I am a mechanical engineer. Trying to build a computer vision system using endoscopic camera. I have a camera with 4 pin input, 2 input pins for power supply of 5 volt and 2 input pins for video signal transmission. I am using a 2+1 coaxial cable for video signal and power supply transmission. My camera is continuously moving at a certain speed, which causes the coaxial cables to break from inside. Since my application needs a robust cable with smaller dimension, around 4mm OD, I want to change the cable to CAT5 OR Unitronic FD Lapp cables (which has high torsional strength). [](https://i.sstatic.net/4Kb67.png) Can I use a cat 5 or other simple multicore cables instead of coaxial cable.? Why should I use only coaxial cable? I like to simply substitute the coaxial center strand and insulation with normal multicore cable. Will it work efficiently in long run ? I have tried an experiment, video signals where getting transmitted but suddenly the camera does not work. Dont know what has gone wrong with the camera. Kindly suggest a possible solution. Thank you very much ! Discussion: Comment: You'll need a balun at least. Not only are you going from an unbalanced coaxial cable to a balanced cat5e/cat6 cable, you are probably changing impedances as well. Comment: Are you currently using a flex-rated coaxial cable? They do exist for a reason. Comment: @ chris Knudsen: I am sorry for my poor knowledge in electrical. I dont think I am using a flex rated cable. I using a simple 3+1 cable that is used for any CCTV Camera available in market Comment: @ Felthry: Is it possbile to get same impedence as coaxial cable in cat5e or any other cables ? Comment: Look for RG179 cable like [this one](https://www.aliexpress.com/item/F-Male-to-F-Male-Connector-TV-Pigtail-cable-RG179-75ohm-1m-2m-3m-5m/32875815732.html). It's strong but very flexible. You can supply power separately with silicone pair Comment: @Maple I'm afraid to ask what you mean by a "silicone pair". Should it be silicon instead? And did you mean a pair of transistors? Comment: @ElliotAlderson two additional wires in silicon insulation since RG179 is not a 3+1. It was a typo Comment: @Felthry : Can you please tell what is the function of balun ? and the difference between balanced and unbalanced cable as you mentioned Comment: @SomaSundaram A balun converts between balanced and unbalanced cable, and also between cable impedances. With high frequency signalling, any mismatch in impedance causes signals to get reflected, reducing your signal strength and worsening your SNR. Comment: @SomaSundaram Balanced cable has two identical conductors for the positive and negative signal wires; unbalanced cable doesn't. Coaxial cable is unbalanced because one of the conductors is a thin wire and the other is a cylindrical shell. Twisted pair cable like cat5e and cat6 is balanced, because the two wires in each pair are identical. Comment: @Felthry: Thanks for the clear explanation. So basically, I will end up reducing signal strength and also will increase the noise, if I am using a balanced cable instead of unbalanced cable. Am I right? Comment: @Felthry: Sorry to ask to you the same question again. In case, if I am happy with my SNR, I mean with the clarity of the video that I see in the screen while using the balanced cable, can this cable be a substitute for my coaxial ? I am really struggling to get a heavy duty (take high load,torsion and twist) coaxial cable along with power supply with in 6mm OD. But I can get the same with balanced cable easily .. Thank you very much in advance. Answer 1 (1 votes): For motion applications, one should really use "flex-rated" cables. It really does not take long for 'typical' cables to fail when exposed to repetitive motion applications. Flex cables are expensive, but they will solve your problem. Patching in other cable types may give you a bit more longevity, but the cables will still fail. Flex-rated cables are designed such that not only the inner conductors last longer (more/finer strands, and additional non-conductive elements), but also the outer jackets can slide against each other and not chafe as much. Flex cables are available for single and multi-conductor cords, as well as coaxial cable. You can find them by searching for "Flex cables" or "continuous motion cables". ================================================================================
Discussion Chain ID: 401212 ================================================================================ User asked: How is it possible to ever have frequency on a DC circuit? **Preface** Please read this carefully. I put a lot of time into it and am genuinely attempting to understand. I've read numerous articles about DC and AC circuits and searched numerous places to get this answer, but I'm not sure I know the correct terms that are involved. Also, yes I've googled "can a dc circuit ever have frequency?" And the answers you get are that DC circuits have a frequency of 0. **Background** I'm attempting to build a circuit which examines an input frequency and converts it to MIDI. Here's the schematic to the circuit from the official Arduino site (which is incorrect in at least one place): [](https://i.sstatic.net/NxygZ.png) **Error Explained** You can see that for some reason the original designer drew the output from OpAmp2 even though it has no Input. **My Attempt To Test** Since I was attempting to test the code from that article. I just wanted to read some values off of A0. Just to see the thing work so I could begin to reverse engineer the obviously erroneous circuit. I won't reproduce all of the code but here's the important part: **Note** : The code is from the article where I obtained the schematic (<https://www.arduino.cc/en/Tutorial/AnalogToMidi>) void setup() { // put your setup code here, to run once: Serial.begin(115200); pinMode(11, OUTPUT); // Set available bandwidth between 75Hz and 600Hz meter.setBandwidth(75.00, 600.00); // Intialize A0 at sample rate of 45kHz meter.begin(A0, 45000); } void loop() { float frequency = meter.getFrequency(); Serial.prinln(frequency); if (frequency > 0) { // Find the index of the corresponding frequency int noteIndex = searchForNote(frequency); int note = notePitch[noteIndex]; Basically, all I cared about was reading the frequency I got back from the meter.getFrequency() method and printing it out to the serial monitor. I whipped up the following circuit: [simulate this circuit](/plugins/schematics?image=https%3a%2f%2fi.sstatic.net%2fJdqn0.png) - Schematic created using [CircuitLab](https://www.circuitlab.com/) **(Now) Obvious Results** So I fired up the code and opened up serial monitor and started spinning the pot knob, but as you probably already know, Serial monitor only prints out -1.0 (negative 1.0). **There's No Frequency On a DC Circuit** At first, I was very confused. Why wouldn't it ever get any different value even though the voltage input was changing? Then, it hit me. There's no frequency on a DC circuit. **The Question** How would the code ever read frequency off of the circuit? How could there ever be frequency on a DC circuit? How is that possible? I understand that I am totally ignoring the work done by the input in the original circuit (mic to op amp), but I also understand that the input will only be a series of currents and voltages which are simply amplified by the opamp anyways. **Pulses Become Frequency?** Is that the point, that they will become pulses and those pulses will have a frequency? **EDIT : Adding GetFrequency Code** You can see the source code of the ArduinoFrequencyMeter at: <https://github.com/arduino-libraries/AudioFrequencyMeter/blob/master/src/AudioFrequencyMeter.cpp> Here's the source of the getFrequency() method: float AudioFrequencyMeter::getFrequency() { float frequency = -1; if (checkMaxAmp > amplitudeThreshold) { frequency = (float)(sampleRate / period); if ((frequency < minFrequency) || (frequency > maxFrequency)) { frequency = -1; } } return frequency; } It is interesting that if the checkAmp is not greater than amplitudeThreshold then it will return -1. So it is likely that is what is happening in the case where I'm seeing all -1. But, because of the way the code is, you cannot differentiate that problem from the problem of the frequency falling outside of the range -- since frequency out of range also returns the same value. I will probably alter the code at some point and have it return -1, -2, -3 for each case. Discussion: Comment: Something for you to ponder: do you think it would be possible to have both DC and AC in the same circuit at the same time - one superimposed on the other? Comment: You never have DC unless your device will be on forever and has been on forever. Comment: @brhans That's a good question and only because of my reading about topics like capacitors and (very little reading) about diodes (for protection from AC) I know it is true that you can have both. But I don't understand it either. Comment: @PlasmaHH That makes sense to me...as the circuit is powering up and down it is in a state of AC until it reaches it's DC level of stabilization, I guess, right? Comment: In your circuit (I whipped up the following circuit:), you have 5v and A0 transposed on your pot, so you wont get a varying signal on the ADC when you turn the pot. Comment: @HandyHowie That's a mistake I made in the schematic. I wrote another Arduino program that did a analogRead() off of A0 to insure my pot was actually sending altering values of voltage. After I had it all set up I switched back to the getFrequency() sketch and I was getting all -1.0. I just didn't mention in question because too long. Comment: @PlasmaHH Thinking about your logic in reverse then, it would also be true that if I slow down the AC frequency then at some point it becomes DC. And that is part of what I think I'm trying to understand - at what frequency does it become AC (how many pulses per time unit?) Comment: Yes, if you slow down any AC infinitely much it becomes DC. There are frequencies measured in nHz and beyond. Comment: How does the getFrequency() function work? Does it have a lower limit on the frequency it can measure? Comment: @ElliotAlderson That's a great question and one I was considering myself. I'm going to examine the source of that method and see what I can come up with. It's not documented anywhere I can find. FYI- I believe the source is at: https://github.com/arduino-libraries/AudioFrequencyMeter Answer 1 (2 votes): "DC" is a lot like saying "frictionless". There are two ways you could define them: 1. DC is zero frequency. Frictionless is zero friction. 2. Any frequency that is too small for us to care about (i.e. too long in time) is DC. Any friction that is too small for us to care about is frictionless. Definition #1 is a nice theoretical definition. There is no ambiguity about what it means: zero is zero. It's what you will often find in textbooks. Definition #2 is more practical. No natural cycle has zero frequency, as its period would be an infinite amount of time. Every mechanical system has some friction. But in both cases, these effects may be so small that we don't care about them. So we can treat them as if they are zero. So what frequency is the cutoff for DC? It varies with each problem, and is sometimes a matter of opinion. Part of being an EE is knowing when you can assume that things are in steady-state. * * * As for your Arduino question... You give it a signal, and it tries to determine the frequency of it. It's not magic; there is an algorithm involved. The algorithm has a minimum and maximum frequency; you are correct that it returns -1 if the signal seems to be above the maximum or below the minimum frequency. Here's why. Suppose the software can read frequencies as low as 1 Hz. That means in the worst case, you would have to wait 1 second (*note 1) to find the frequency. Now suppose you change the minimum frequency to 0.1 Hz. The worst-case waiting time will be 10 seconds. At 0.001 Hz, 1000 seconds. As the frequency approaches the "ideal" zero frequency of DC, the waiting time will become inifite. You don't want to wait forever to have the algorithm tell you that you are at DC. Therefore, it will return -1 unless it has found a frequency in the correct range. * * * (*note 1) Yeah, maybe 0.5 second because of the Nyquist rate. It still doesn't change my argument that the waiting time becomes infinite. Discussion on this answer: Comment: That was a fantastic and lucid explanation of things I'm experiencing but (since I'm not actually an EE - I'm a software dev) couldn't really even understand how to ask the questions. Thanks very much for helping me gain more understanding. Answer 2 (1 votes): [simulate this circuit](/plugins/schematics?image=https%3a%2f%2fi.sstatic.net%2foxKi3.png) - Schematic created using [CircuitLab](https://www.circuitlab.com/) _Figure 1. Potentiometer connection._ Your potentiometer test circuit is wired incorrectly. In Figure 1a if the pot is turned to minimum you will short-circuit the 5 V supply to GND. Instead wire it as Figure 1b so that A0 can be swept from 0 to 5 V. Only 5/10k = 0.5 mA will flow through R2. > How would the code ever read frequency off of the circuit? How could there ever be frequency on a DC circuit? How is that possible? It is possible and is inherent in some designs and deliberately designed into other circuits. **DC power supply** [simulate this circuit](/plugins/schematics?image=https%3a%2f%2fi.sstatic.net%2fMjHws.png) _Figure 1. A mains-powered DC power supply gives a DC output but with 100 or 120 Hz ripple. (Taken from my answer to[how does the filter capacitor work in a rectifier circuit?](https://electronics.stackexchange.com/questions/325203/how-does-the-filter-capacitor-work-in-a-rectifier-circuit/325209#325209))._ [](https://i.sstatic.net/ne6CT.png) _Figure 2. Simulator results. (Click to enlarge.)_ * The top blue trace shows the voltage out of the power supply and presented to the load. The capacitor is charged up on each mains half-cycle but in the gaps where the voltage falls away the voltage droops. The result is a DC voltage with an AC ripple. **Audio amplifiers** [simulate this circuit](/plugins/schematics?image=https%3a%2f%2fi.sstatic.net%2fXQurP.png) Audio amplifiers require a DC bias on the audio signal (which is AC) when the amplifier is powered from a single-ended power supply. _Figure 3. The op-amp is powered from a single supply so it can't accept negative input signals or output negative voltages._ The solution for Figure 3 is: * Add DC blocking capacitor C1 on the input. * Bias the op-amp to half-supply with R1 and R2. * Amplify with OA1. (In this case the gain is 1 and it is just a buffer amplifier.) * Remove the DC component with C2. **Plain-old telephone system (POTS)** [](https://i.sstatic.net/YH1wZ.jpg) _Figure 4. A[GPO 746 rotary telephone](https://www.amazon.co.uk/GPO-746-Rotary-Telephone-Blue/dp/B00XN9OX4E) transmits AC superimposed on the 50 V DC power._ Another familiar case is the standard telephone. The phone is powered from 50 V DC from the exchange but audio is superimposed on the DC and transmitted over the line. Discussion on this answer: Comment: Thanks that is great info. I'll check my actual potentiometer circuit at home again but I believe I just drew it incorrectly on the schematic. I tested it against another very simple analogRead() circuit and read values from 7 - 1023 as I varied the pot, so I think it is right but I'll check again. ================================================================================
Discussion Chain ID: 401210 ================================================================================ User asked: Why is 3.5 mm audio jack so long (about 19 mm)? The designers of 3.5 mm audio jack made the decision to keep it's length long (about 19 mm). They could have easily gone shorter lengths. Does longer length provide some noticeable improvements? From what I see on [Wikipedia](https://en.wikipedia.org/wiki/Phone_connector_\(audio\)#Video), people have tried to do 15 mm & 17 mm variants, but they seem to be incompatible. Discussion: Comment: Of course they are, one side of the connection expects the dimensions of the other, not something shorter Comment: The designers designed the female part at the same time as the male. So, they could've made both shorter. Comment: That doesn't make them compatible with existing 3.5mm ones Comment: Well, it had to be some length. My guess is that 19mm was just an arbitrary choice, perhaps related to ease of manufacture or just what the designers felt was aesthetically pleasing. At the time they were designed, there wasn't as much of a drive to make things as small as possible as there is now. Note that this is just a guess, there may well have been some good reason for the length they are. Comment: They already were short, the original phone switchboard jacks were closer to the 6.3 mm size. The 3.5 mm one just has about the same aspect ratio. Comment: And a good thing they did. That left enough space to add more rings later ================================================================================
Discussion Chain ID: 401204 ================================================================================ User asked: How do I learn-by-practicing digital circuits - MIPS R2000 (or similar) processor or board? I already do have a book which I am studying for a university course. I've searched online to buy a development kit for MIPS R2000 (or similar) and have been suggested the MIPS CI20. Don't know if or how that would be suitable for practicing. I would like to get my hands dirty with: * building a simple processor (or at least designing and get it shipped to me) * understanding how a board is made, how all the pieces are put together and if possible, learn, technically, to remove/add/substitute parts of a board (buying and using equipment for soldering on boards). Where do I start from? What do I buy first? Discussion: Comment: Welcome to EE.SE. This question is likely to be closed for a few reasons: it's _primarily opinion based_, _too broad_, and _unclear what you're asking_. If you have a specific question, it will generally be answered. Have a look at the [tour] in the meantime :) Comment: You know the saying to learn to crawl before flying supersonic fighter planes? Comment: I wonder if you're using the word _processor_ in a way that no one else does. To you it seems to mean the whole board, or do you really want to build a _processor_ and have it shipped to you? Comment: If you want to design and build a processor, you don't want a preexisting processor, you want an FPGA. But I think that's probably very far from the place to start with this sort of thing. Comment: The second question (board construction) is *much* easier to learn than the first. You should take a general electronics course then look at PCB design - there are various adequate free courses on this around on the net. Comment: You should probably start with something simple and current like a small ARM Cortex MCU or maybe an AVR or for larger software stacks a raspberry pi. If you really want a MIPS core the most accessable place they survive is in wifi routers and related IOT platforms, for example the Linkit MT7688 Answer 1 (2 votes): I think you have some misconceptions about how dev kits work. A dev kit for a certain processor architecture isn't a tool for developing a new or similar processor, it's for designing a system that includes the said processor (or another member of its architecture family). Now, if you want to learn how a processor works internally, there are some basics you need to cover first. I often point to <https://www.nand2tetris.org> when people ask me about where to start. This course introduces many important concepts of digital design. It even includes a simple _Hardware Description Language_ or HDL that you use for designing (and simulating) everything from simple logic gates to your own CPU and computer system. If you want to design and test your own logic circuits, there are basically two options. Either you get a breadboard and some number of 74-series ICs and discrete components (resistors, caps, etc.) to experiment with, or you get an FPGA board that lets you program your logic circuits onto an FPGA. I don't really work with FPGAs, but people tell me this is a good starting point: <https://www.nandland.com> Actually designing and producing your own CPU chip is a very complex (and expensive) process, that requires a lot of knowledge about semiconductors physics, lithography, production processes, etc. If you really want to design and test your own CPU, an FPGA is your best and affordable option. Finally, designing and producing PCBs is a whole topic on its own. There are a lot of things to consider before and during the design of a PCB, here is a simple introduction: <https://www.edn.com/design/pc-board/4424239/PCB-design-basics> If you get yourself a good breadboard and/or FPGA board for experimenting, you should be able to get a long way along before you need an actual custom PCB. There are people who build whole simple computers on breadboards. It will also keep your costs down since you'll only need a few tools like a standard soldering iron, a multimeter, pliers, etc. So, the `tl:dr` version: 1. Learn the basics of digital design (boolean algebra, basic circuit analysis, etc.) 2. Experiment with basic logic gates like NOT, OR, etc. 3. Build simple advanced components like latches and flip-flops 4. Keep improving them into registers, ALU, etc. until you have all components for a simple CPU 5. Verify your CPU design with the help of an FPGA and/or an HDL like VHDL or SystemVerilog. ================================================================================
Discussion Chain ID: 401199 ================================================================================ User asked: Non-Polarized Electrolytic Capacitor Replacement To the best of my abilities, I'm trying to repair an Atari 800XL which was sold as "non working unit". I found a new graphics chip and it's working ok. I though that, since I had it opened up, it wouldn't be a bad idea to replace the caps, even though they didn't show any leakage. So I did, i changed all of them but 3 are still remaining. They do not have any polarity marking and I eventually learn that they are Non-Polarized Electrolytic Capacitor. The marking reads: **"Nicon 4.7 uF, 35v, NP, -40 to +85ºC"** I'm trying to find replacement for these but I can't seem to find exactly the same and, since my knowledge on the topic is very limited (no formal education in electronics whatsoever) I would need some help. The closest thing I found are capacitors with the same range of values but marked as "Bi-Polar" instead of "NP". I don't really know if it means the same as info I found in internet is contradictory. If anything else fail, could I replace these capacitors with non-electrolytic ones? Again, since my lack of knowledge of non of them have polarity... all seems the same through my eyes... Any help will be appreciated. Discussion: Comment: non polarized or bipolar are the same. Comment: Knowing nothing else about them, it's probably best to use electrolytic capacitors to replace them. The circuit may rely on the comparatively high ESR of electrolytic caps, or some other quirk of the particular capacitors in question. When you don't know for a fact that you can use a different type, you should generally replace parts with as close to the original as you can. Comment: See here, [Can you make a non-polar electrolytic capacitor out of two regular electrolytic capacitors?](https://electronics.stackexchange.com/questions/21928/can-you-make-a-non-polar-electrolytic-capacitor-out-of-two-regular-electrolytic), and here, [Can two electrolytic capacitors be made into a bipolar?](https://electronics.stackexchange.com/questions/69715/can-two-electrolytic-capacitors-be-made-into-a-bipolar) Comment: Thank to you all. @MarkoBuršič if you could add your comment as an answer, I would mark it as solved. Answer 1 (2 votes): Several solutions 1) put two back to back series capacitors of 10uF/35V (negative with negative) 2) one polyester 4.7uF 40V like red WIMA (have similar small size) 3) buy a bipolar or NON polar electrolytic capacitor from a catalog distributor or better audio components or ebay. They are still selling them. Answer 2 (0 votes): You can buy Nichicon [UVP1J4R7MED1TA](https://www.mouser.ca/datasheet/2/293/e-uvp-1315223.pdf) 4.7uF/63V bipolar/non-polar caps from [distribution](https://www.mouser.ca/ProductDetail/Nichicon/UVP1J4R7MED1TA?qs=sGAEpiMZZMukHu%252bjC5l7YQmm5dBHZP%252bf1IRe6yXvKt4%3D) at a reasonable price. You may not want to bother replacing them if the product is still working. Some manufacturers distinguished between NP and BP, with one of the two (BP) intended only for occasional polarity reversals. ================================================================================
Discussion Chain ID: 401196 ================================================================================ User asked: Doubt about half adder timing In my book there is the architecture of a basic circuit with a half adder with 1 AND and 1 XOR for the carry, and a "maimed" half adder with one XOR for the previous carry. Then book say that minimum time of an operation is $$t_{min}=t_{xor} $$ (without carry) and the max time is $$t_{max} = t_{xor} + t_{and}$$ but the max time should not be $$t_{max} = 2t_{xor} + t_{and}$$ ? [](https://i.sstatic.net/11lZR.jpg) Answer 1 (0 votes): The output of the top XOR is **not** an input to the logic that generates D1, so the delay through the top XOR does not contribute to the delay from Q0 and Q1 to D1. Answer 2 (0 votes): Your "maimed" circuit makes no sense at all. A half-adder is just two gates: [simulate this circuit](/plugins/schematics?image=https%3a%2f%2fi.sstatic.net%2fZ4SWN.png) - Schematic created using [CircuitLab](https://www.circuitlab.com/) A full adder combines two half-adders and an OR gate to handle carry-in and generate carry-out: [simulate this circuit](/plugins/schematics?image=https%3a%2f%2fi.sstatic.net%2fbJ1kN.png) If for some reason you wanted a circuit that had a carry-in but no carry-out, you'd simply eliminate all of the AND and OR gates: [simulate this circuit](/plugins/schematics?image=https%3a%2f%2fi.sstatic.net%2fKYFi5.png) There is no configuration that has an XOR gate following any AND or OR gate. Discussion on this answer: Comment: The circuit was written by my professor of Electronics, I thought that it was right. ================================================================================
Discussion Chain ID: 401191 ================================================================================ User asked: Gel battery overcharge I have 2 identical 12 V 100 Ah lead-acid batteries in parallel. I used to keep them fully charged with a mains charger, one with a built-in algorithm for these kind of batteries. I recently hooked up a 50 W solar (PV) panel to maintain them fully charged instead. The PV panel is connected to a solar charge controller, the charge controller has a gel charging algorithm, claims overcharge protection, and is set to use PWM. My problem is this: Everyday around 09:00 AM the batteries get charged to 16 V+ and the charge controller displays an overcharge error. When I measure the voltage at the battery poles with a multimeter, it displays pretty much the same voltage as the one shown by the charge controller. Now, I'm pretty sure that this is a spurious reading - when I disconnect the PV panel from the charge controller, the voltage falls to 13.3 V within a few seconds. The batteries also seem to be quite happy - there is no discernable increase in temperature from the outside, irrespective of how long the overcharge voltage is measured. Is there some explanation for this? I'm thinking, maybe the batteries have some built in circuitry to prevent overcharge as well and disconnect the input, so that the charge controller gets confused? Or could there be some obscure battery chemistry at work, perhaps on a very small scale at the poles? Discussion: Comment: If they are gel batteries, then spending any significant time at 16v will damage them in the long term (ie maintained fully charged), even if they are not getting hot now. It may even indicate that they are damaged now. You can charge them to 15v, as long as it's cyclic and not maintained. For the long term, do not maintain more than 13.8v on them. Answer 1 (1 votes): Yes, a plausible explanation is that this buck converter or shunt regulator is damaged and through conducting. It can measure the overcharge but contoling the MOSFET switch does nothing, because it is probably conducting all the time. It is normal that after diconnecting the charger the voltage drops, since this is the cell voltage. Even if you charge it with 20V, the battery cells can't be charged to that voltage, it'll just damage them. You can measure at bright sunlight the panel voltage and battery voltage, and if both votages are equal, than it means that the charger is damaged. Discussion on this answer: Comment: Thanks. What I did was to disconnect both the battery and the solar panel from the charge controller and to measure both. The battery measured 13.8V and the solar panel measured 19.3V. So it seems as if the charge controller is doing something, at least. Also, when everything is connected, the charge controller will display 0 amps flowing, even if the voltage is high. Comment: @PieterBeneke Actually you could write exactly which battery and which charge controller you use, to have a better idea what's going on. Comment: It's a STECA PR 1010 charge controller. (https://www.steca.com/index.php?Steca-PR-en) The Batteries are 100Ah Gel batteries by a company called 'Enertec'. (http://www.enertec.co.za/) I don't think they make the exact model anymore.They are about 5 years old, but they had very few deep (50%) discharges - not more than about 3. Comment: @PieterBeneke Make a draw or sketch about conencted PV, charger, battery and loads. Maybe you did some wrong conenction that bypasses the charger. ================================================================================
Discussion Chain ID: 401189 ================================================================================ User asked: Parameters of a Litz wire What do these numbers tell about the Litz wire parameters? [](https://i.sstatic.net/dn2Kx.png) Discussion: Comment: perhaps 80 strands of 0.1 mm diameter wire Answer 1 (2 votes): Litz wire is made up of multiple strands of wire. I assume they meant to use the diameter symbol '⌀' instead of the Greek letter Phi 'ф'. In this case it means that each strand in the conductor has a diameter of 0.1 (presumably in millimeters) and there are 80 of these strands making up the conductor. [](https://i.sstatic.net/j28AK.png) [](https://i.sstatic.net/yohl9.jpg) ================================================================================
Discussion Chain ID: 401188 ================================================================================ User asked: Inverting OpAmp with voltage divider in feedback loop Last week I was looking for a programmable gain amplifier (PGA) with high gains (> 100V/V) and low noise. As far as I know most of the PGA integrated circuits out there are just (inverting) amplifier stages with the option to digitally switch feedback resistors. Please take a look at the block diagram of the LTC6912 for example: [](https://i.sstatic.net/ZbGVU.png) In my opinion one of the problems you'll face when trying to minimize noise in a high gain standard (inverting) amplifier configuration, is the size of the feedback resitor. The high gain forces the resistor to get big, which results into a lot of noise. So I started looking for other configurations where the feedback resistor doesn't have to be this big. I found a very interesting article: <https://www.electronicdesign.com/analog/digitally-programmable-amplifier-meets-sensor-gain-ranging-needs> In this article a PGA is built upon a sort of inverting amplifier configuration with a voltage divider in the feedback loop. Because I can't find anymore information about his type of circuit I started analyzing it myself and found the gain formula as follows: [](https://i.sstatic.net/fp3V3.jpg) The simulation result below shows the circuit with a large gain of 65.7dB with feedback resistors of only 39k. This seems very useful to me, however I've never seen it before... [](https://i.sstatic.net/BuZlV.png) When I started reading further, I found that the author used the same opamp configuration as a band pass filter, shown in the picture below. [](https://i.sstatic.net/GjVE0.png) Because I'm very excited about this topology I'm trying to find formulas for the cut-off frequencies of this circuit. However I really don't know how to do it. Is there anyone who can help me out? More information about these circuits is welcome as well! Thanks Discussion: Comment: This configuration is good if you want big gain but low noise. You can find a good explanation about T-network [here](http://web.mit.edu/6.101/www/reference/op_amps_everyone.pdf) at pag.47 (chapter 3.6), or in the always useful Horowitz-Hill. Answer 1 (2 votes): No, the shown circuit is not a bandpass. It is a first-order highpass (inverting). Here is the transfer function (R2 and C2 are the feedback elements) $$H(s) = -\frac{R_1C_2s}{1 + s(R_1C_1 + R_2C_2 + R_1C_2)}$$ In the given formula, the three resistors in the feedback path are replaced by **R2**. This resistor value can be simply found applying the **star-to-triangle transformation**. As the result of this transformation you get three new resistors, however two of them play no role: One resistor appears as a load to the ground at the opamp output and the second one appears between the inverting opamp input and ground. Assuming an ideal opamp, both resistors have no influence on the gain. Answer 2 (2 votes): To find the lower cutoff frequency and passband gain, you can use [Miller's theorem](https://en.wikipedia.org/wiki/Miller_theorem) to separate the \$100nF\$ into two capacitances to ground. [simulate this circuit](/plugins/schematics?image=https%3a%2f%2fi.sstatic.net%2f1MV4M.png) - Schematic created using [CircuitLab](https://www.circuitlab.com/) The schematic contains a simulation that shows you the similarity. I determined \$A_{DC} \approx -16\ 443\$, resulting in an input capacitance of \$C_{in} = C\cdot (1-A_{DC}) \approx 1.6mF\$ and an output capacitance of \$C_{out} = C\cdot \left(1 - \frac{1}{A_{DC}}\right) \approx 100nF\$. Doing so will allow you to calculate the lower cutoff frequency and passband gain. $$A_{in\to B,miller} = \frac{R_8C_6s}{1+R_8(C_6+C_9)s}$$ There is a zero at f=0Hz, and a first cutoff frequency at $$f_{p1} = \frac{1}{2\pi R_8(C_6+C_9)} \approx 0.1Hz$$ The passband gain is severely reduced by the capacitive divider circuit. $$A_{pb} = A_{DC}\cdot\frac{C_6}{C_6+C_9} \approx 5.75 = 15.2dB$$ At high frequencies, the opamp can't produce high gains and the approximation breaks down. The higher cutoff frequency will be determined by the GBW of the opamp. If the opamp is considered ideal, then this is a high-pass filter. Discussion on this answer: Comment: Thanks for your answer. I ran your simulation and found the similarity. So I might say that C8 in the circuit (your schematic) decreases the passband gain and by doing so results in lowering the cutoff frequency? Have you any idea how the designer comes up with the value for C8? Comment: From the real transfer function (as given in my answer) you can see how each part influences the cut-off frequency or the gain for high frequencies (set s>>infinite). However, before you have to apply the star-to-triangle transformation. Comment: @MarcelvdHeide The Miller theorem does lead to that result. So yes, C8 pushes the cutoff frequency to lower values. Determining the component values can be done in a lot of ways. Using the circuit equations or using simulations. Simultaneously, or progressively. I deliberately compacted the core amplifier in \$A_{DC}\$ because you explicitly worked it out in your question, but it might be easier in this case to start from an equation provided by the other answers to this question. Answer 3 (1 votes): For this type of circuit, you can apply the fast analytical circuits techniques or [FACTs](https://rads.stackoverflow.com/amzn/click/1119236371). These techniques will lead you straight to the answer expressed in a _low-entropy_ format. Reduce the excitation to 0 V and determine the time constants involving capacitors \$C_1\$ and \$C_2\$. If you do that correctly, you find out that the \$b_2\$ term is 0: it leaves you with a 1st-order pole. For the zero, determine the high-frequency gain when \$C_1\$ is a short circuit: apply the extra-element theorem (EET) and determine the transfer function in this mode: you have \$H^1\$ and the denominator is equal to \$s\tau_1H^1\$. What is needed now is to rearrange the expression so that a pole and a flat gain appear. This is what is done in the below Mathcad sheet where you clearly see the pole and the flat part properly defined: [](https://i.sstatic.net/LxGAG.png) As correctly pointed out by LvW, this is an inverting high-pass filter. For a tutorial on FACTs, have a look at the APEC [seminar](http://cbasso.pagesperso-orange.fr/Downloads/PPTs/Chris%20Basso%20APEC%20seminar%202016.pdf) from 2016. Discussion on this answer: Comment: @Marcel vd Heide, thank you for the small typo correction in the conclusion! Comment: Thanks for showing your approach of the circuit, things start to make sense now. Comment: Verbal Kint - the APEC seminar (as referenced by you) is one of the best basic courses for beginners I have seen. Comment: @LvW, merci, es ist sehr nett von ihnen! Very kind of you : ) Comment: ....un plaisir pour moi... ================================================================================
Discussion Chain ID: 401186 ================================================================================ User asked: Increase the ramp up stepper motor performance I'm driving a NEMA34 bipolar stepper motor with the following specifications: 1. Holding torque 5.9 Nm 2. Step angle 1.8° 3. Resistance / phase 0.33±10% Ω 4. Inductance / phase 3.00±20% mH 5. Max load axial 65 N 6. Max load radial 200 N <https://www.igus.com/info/drive-technology-nema-34-ca> It is being driven by a DM860 leadshine with an output current of 1.0 - 7.2A , and an input voltage of 24 - 80 VDC (<http://www.sah.co.rs/media/sah/techdocs/dm860h_manual.pdf>). I have the driver configured with 24V power supply,PNP signals control signal conector and using a microstep of 4 (800 pulses / rev). I tried to create a code with ramp up and ramp down by following this example (joan answer) <https://raspberrypi.stackexchange.com/questions/26216/how-to-generate-smooth-frequency-ramp> This is an example of my code: import time import pigpio def working(longLoop): START_DELAY=500 FINAL_DELAY=155 GPIO=20 dirrection = 21 pi = pigpio.pi() pi.set_mode(GPIO, pigpio.OUTPUT) pi.wave_clear() pi.write(dirrection,1) # build initial ramp wf=[] for delay in range(START_DELAY, FINAL_DELAY, -1): wf.append(pigpio.pulse(1<<GPIO, 0, delay)) wf.append(pigpio.pulse(0, 1<<GPIO, delay)) pi.wave_add_generic(wf) # add lots of pulses at final rate to give timing lee-way wf=[] # add after existing pulses offset = pi.wave_get_micros() print("ramp is {} micros".format(offset)) wf.append(pigpio.pulse(0, 0, offset)) for i in range(100): wf.append(pigpio.pulse(1<<GPIO, 0, FINAL_DELAY)) wf.append(pigpio.pulse(0, 1<<GPIO, FINAL_DELAY)) pi.wave_add_generic(wf) wid1 = pi.wave_create() # short waveform to repeat final speed wf=[] wf.append(pigpio.pulse(1<<GPIO, 0, FINAL_DELAY)) wf.append(pigpio.pulse(0, 1<<GPIO, FINAL_DELAY)) pi.wave_add_generic(wf) wid0 = pi.wave_create() #ramp down wf=[] for delay in range(FINAL_DELAY,START_DELAY): wf.append(pigpio.pulse(1<<GPIO, 0, delay)) wf.append(pigpio.pulse(0, 1<<GPIO, delay)) pi.wave_add_generic(wf) wid2 = pi.wave_create() # send ramp, stop when final rate reached pi.wave_send_once(wid1) time.sleep(float(offset)/1000000.0) # make sure it's a float pi.wave_send_repeat(wid0) time.sleep(longLoop) pi.wave_send_once(wid2) pi.wave_tx_stop() pi.stop() working(1) The problem is, with my code, the stepper motor cannot move around 2000 rpm (my stepper motor moves lower than 2000 rpm). If I set the `FINAL_DELAY` lower than 155 the stepper motor would be lose the step motion and starts to vibrate. So what's the problem in my code? Thank you! so this is my switch setup [](https://i.sstatic.net/cqhpw.jpg) SW1 = on SW2 = on SW3 = on Discussion: Comment: It might not be something wrong with your code! At high speeds, step motors develop an instability and lose synchronism. At some RPM every driver will be unable to maintain the currents that they do at low speeds. That is when the trouble begins..... Comment: @whitegreg56 then what should I do to make my stepper motor can move in 3000 RPM Comment: What are your switch settings? Comment: @whitegreg56 switch current table SW1 = off SW2 = off SW3 = off Comment: From your photo, it looks to me like SW1, SW2, SW3 are ON! Comment: @whitegreg56 ah, sorry I apologize for wrong view. so SW1 = on SW2 = on SW3 = on but, what dynamic current setting that should I choose? Is the dynamic current setting that I choose is correct? Answer 1 (1 votes): A spinning stepper motor acts as an alternator; a voltage whose magnitude is proportional to RPM (called back-electromotive force or back-EMF) gets induced in the windings. The driver has to output more voltage the faster the motor spins to overcome this back-EMF, or the current will decrease. Torque is directly proportional to the current, so eventually the motor hits a maximum speed where the generated torque is less than the load torque and sync is lost: You may need to further increase the supply voltage to the driver to go faster. The motor is rated for up to 60 V. Answer 2 (0 votes): The factor that controls step motor stability at high speed is the effective resistance seen by the back-EMF looking out of the motor and back into the driver. When the driver is "active" the resistance looking back into it will be large.....and, the motor stable. By selecting the minimum current the driver will stay "active" at higher speeds than if a larger current was selected (you have already selected the minimum current!). The other thing that MIGHT help is to increase the pulses per revolution to 1600. Then, the driver has a brief time to go "active" as the current crosses near zero. This would not take place if the driver was full stepping....and, then the motor would be unstable. If this doesn't work, you may have to increase the supply voltage, as noted in the first answer. ================================================================================
Discussion Chain ID: 731456 ================================================================================ User asked: Which relay is required for this time switch? I'm a high school student working on a time switch project and could use some advice. Should I use a 4-pin or 5-pin relay for this circuit? I noticed that 4-pin relays are hard to find on Amazon. Also, would a 9V relay work instead of a 6V one? Any guidance would be greatly appreciated! [](https://i.sstatic.net/Cbep6jrk.png) You can read more about the project on page 11(project 3) of this pdf. <https://ncert.nic.in/pdf/publication/sciencelaboratorymanuals/classXII/physics/lelm314.pdf> Discussion: Comment: The circuit shows the type of relay: reed. Search this version, it is easy to find 4 pins units with coil 5 V (change also power supply). A 9 V relay will not work realibly with 6 V battery. Comment: The majority of 4 pin relays will have normally open contacts; the 5th pin usually adds a normally closed contact, which is what your schematic seems to need. Answer 1 (3 votes): The schematic specifies that the relay contacts should be normally closed (NC), which is not something you will find easily in a 4-pin design. The reason is that 4-pin relays use two pins for the coil, and the remaining 2 will usually be normally open (NO). The schematic mentions a "normally closed reed relay", the mechanics of which you can [read about here](https://www.pickeringrelay.com/an-introduction-to-reed-relay-basics-part-2/), but I suspect these will be difficult to find. Almost all relays with 5 pins will do what you require. Two pins for the coil as usual, but the three other pins will form a "double-throw switch", whose symbol looks like this: [simulate this circuit](/plugins/schematics?image=https%3a%2f%2fi.sstatic.net%2fwrbdBTY8.png) - Schematic created using [CircuitLab](https://www.circuitlab.com/) On the left, the switch is in the "normal" position, and is un-pressed, or released. As you can see, there is a conductive path between COM and NC, but the connection between COM and NO is broken. On the right, the switch has been pressed, or if this switch formed part of a relay, "activated". In this state the path between COM and NC has been broken, and instead COM is connected to NO. Here's that very same switch depicted inside a relay symbol: [simulate this circuit](/plugins/schematics?image=https%3a%2f%2fi.sstatic.net%2fIbOtjPWk.png) This is fairly self-explanatory, and you can read more about it in [my most popular answer ever, for some reason](https://electronics.stackexchange.com/a/586944/292884). In the un-activated "normal" state (no coil current), COM is physically connected to NC, hence the name "normally closed". When current flows in the coil, a magnetic field is created which attracts the switch lever, and this causes the the COM-to-NC connection to break, and COM to be connected physically to NO instead. You are not obliged to connect anything to the NO terminal at all, if you don't need it. Your own application requires only the COM and NC terminals to be used, so a 5-terminal relay would work perfectly well for you. As a bonus, if you wished to reverse the lamp's behaviour, to switch on when it used to be off and vice versa, simply use the COM and NO terminals instead. You could even use a relay containing two independent switches, and use only one of them. Such a relay would be called "double-pole". You second point regarding the relay's coil voltage isn't such good news. You must use a relay with a coil rated for the power supply you intend to use. If this circuit is to be powered from 6V, then you must use a relay with a 6V coil. If the supply is a 9V battery, then your relay must have a coil rated for 9V. In this application, you might get away with using a 5V relay coil with a 6V supply, it's unlikely to fail, but it will get a little warmer than it should. There's a good chance that a 9V coil will fail to "activate" at all when supplied with only 6V. No engineer would ever recommend that you use a coil rated for a different voltage from the supply you intend to use, without somehow modifying the circuit to compensate in some way, but that's beyond the scope of this answer. Long story short, if you have a 6V supply, use a relay with a 6V-rated coil. Lastly, the relay in your schematic specifies a reed relay with a coil resistance of 1kΩ resistance, or a "magnetic" relay with resistance 185Ω. I'm not sure what a "magnetic relay" is, but I assume it's the more common "boxed" type like the one pictured here ([from Digikey's website](https://www.digikey.com/en/products/detail/panasonic-electric-works/DS1E-ML2-DC6V/647277)): [](https://i.sstatic.net/19hpaYB3.jpg) The higher the resistance, the less current is required by the coil, and the less power will be consumed (wasted) by the relay. Obviously, then, higher resistance coils yield longer battery life. Using Ohm's law, you can find what current that coil would require at 6V: $$ I = \frac{V}{R} = \frac{6V}{185\Omega} = 32mA $$ Digikey and Mouser have extensive ranges of relays. To get you going, here's a link to [some 6V low current relays at Digikey](https://www.digikey.com/en/products/filter/signal-relays-up-to-2-amps/189?s=N4IgjCBcoOwExVAYygMwIYBsDOBTANCAPZQDaIcALAJzVwKFwBsMTADAKwgC6hADgBcoIAMoCATgEsAdgHMQAX0JhKbaohApIGHAWJkQqjtSbreIQcLFS5ihQqA). I'll leave it as an exercise for you to use the filters at the top of the page to find one whose coil needs only 32mA, or thereabouts. Answer 2 (0 votes): A lot of relays have "Form C" contacts, meaning there is a common pin that switches back and forth between the normally open (NO) and normally closed (NC) contacts. There can also be multiple sets of these (poles) in the same relay. The designer simply uses whichever connections are needed and leaves the others unconnected. A double-pole double-throw (DPDT) arrangement is very common: [](https://i.sstatic.net/2fP8pHeM.png) Relays usually have a minimum switching voltage specified in the datasheet which is typically 20-40% under the rated coil voltage. I think it would be risky to drive a 9V coil from a 6V supply and expect reliable operation. However, it looks like you could change your supply to 9V if you changed your lamp 'L' to a 9V rating also. ================================================================================
Discussion Chain ID: 701030 ================================================================================ User asked: Analysis of NAND-based low-power monostable circuit I've seen a monostable multivibrator circuit shown below. The purpose of the circuit is to provide a power to a circuit for an amount of time controlled by potentiometer after pressing the momentary pushbutton. The power supply connected with a 1k resistor is a load circuit. The second power supply is designed for powering the monostable circuit. I created an simulation from the circuit photo and it consumes very low current (few nA), it is much less than CMOS NE555 or CD4541. Could someone explain the principles of operation of this system and its possible disadvantages/drawbacks? [](https://i.sstatic.net/gHRkW.png) Link to the simulation: <http://tinyurl.com/25jcl3kw> Discussion: Comment: Maybe this answer will help you: https://electronics.stackexchange.com/questions/271306/monostable-out-of-nand-gates and this one https://electronics.stackexchange.com/questions/279167/how-to-calculate-the-time-constant-tau-for-a-digital-circuit/279176#279176 Comment: I don't think your simulation incorporates the quiescent current of these logic gates, which will indeed be very low, but not zero. I think that because Falstad doesn't actually allow me to pick a logic family, but just allows for usage of the "perfect" gate. Comment: (generally, logic gates that output high at 5 V tend to be "old"-family compatible or simply old. Their typical supply current without doing anything is in the order of 1 to 10 µA for a quad-gate package; not nA) Comment: The nand gates could be CD4093. I checked that it's maximal current Is 1uA. Yes this circuit will take more current than I thought. Thank you for this. Comment: The best option would to have the circuit that doesn't need a own battery but could take an load supply. But the polarity of the load power supply is not known, it can vary with different speciments so it's impossible to project. Comment: Thanks also to @G36 for the materials. Comment: @JSK note that the lower a supply voltage you can use, the less current these devices will in general draw; with something less ancient than the CD40 series, like, say, an SN74HCS00, you'd be able to run at Vcc = 2V (and very very minimal supply current) ; you'd need some MOSFETs with low V_(GS, threshold), but these are abundant and cheap. Comment: @JSK the other recommendation of course is to use a much smaller capacitor value and accordingly scale your resistors inversely; that will reduce the amount of energy per switching cycle. Comment: To facilitate a circuit discussion, please repost the schematic with a unique reference designator for each component. Comment: @AnalogKid Thank you, the post has been updated. Answer 1 (1 votes): Most monostable circuits are based on a property of capacitors - the voltage across a capacitor cannot change instantaneously. Thus, if you yank one end of a cap from one voltage to another rapidly, the other end of the cap will change by the same amount. If it was at a different potential before the yank, as coupling capacitors often are, the potential difference across the cap will be maintained briefly before the circuit currents work to stabilize the cap an new, post-yank voltages. U1 is a logic gate, so its output has only two (idealized) valid states: Vcc and GND. When the circuit is at rest and S1 is open, P1 holds the inputs to U1B low, so its output is high, so both inputs to U1A are high, so the U1A output is low. Thus, C3 has 0 V across it; both sides are at GND. When S1 closes, the logic low at U1A propagates around the positive feedback loop and appears at the other U1A input as a low: U1A out goes high, both sides of the cap go high (see above), the inputs to U1B go high, U1B out goes low, and that low is fed back to a U1A input. This is the start of the timing period. Because of how a NAND gate functions, this low holds the loop in this "triggered" state even if S1 is opened, or bounces, or is pressed multiple times. The 100% positive feedback loop that is a characteristic of a "true" monostable causes a kind of input lockout during the timing period. All of that happens in less than 1 microsecond after S1 closes. Now the timing starts to happen. When the right side of C3 snaps high, it immediately begins to charge down through P1, causing the voltage at the U1B inputs to decrease slowly. How slowly? That is the what makes this circuit useful. Terminology: Charging down and discharging are not the same thing. In discharging, the total charge in the cap is decreasing, as is the voltage across it. In charging down, the charge in the cap is increasing, but the voltage at the end we are interested in is decreasing with respect to GND because that end of the cap was at Vcc with zero charge in it. The voltage across the cap is increasing, but since the positive end is clamped at Vcc, the U1B inputs see a downward voltage slope. All logic gates have an input characteristic called the threshold voltage, the input voltage at which the gate "sees" a change from one logic level to another. In your circuit you have Schmitt trigger gates that have two threshold voltages, but that does not affect the basic operation of the circuit. The U1B input voltage decreases exponentially, at a rate determined by the values of P1 and C3. Eventually, the decreasing cap voltage moves through the gate threshold voltage. While its input voltage continues downward toward GND, the U2B output goes high. This is the end of the timing period. The timing period ends no matter the state of S1. At this point there is 5 V across C3, and this needs to be discharged to 0 V for the next timing cycle to be accurate. How the circuit resets itself does depend on S1. If S1 is open, both inputs to U1A now are high, and its output goes low. yanking the left side of C3 low means yanking the right side from GND to -Vcc, again because the voltage across a cap cannot change infinitely fast. -Vcc is a bad thing to apply to the input of any logic gate. While many logic types have internal protection against ESD transients of both polarities, often these structures cannot handle the energy dump of a large timing capacitor. D3 protects against this damage. D3 begins to conduct at around -0.6 V, clamping the U1B inputs at a safe level and basically short-circuiting C3 down to 0.6 V across it. After that, P1 discharges C3 the rest of the way down to 0 V. If S1 is closed immediately after a timing period ends, the residual charge in C3 will mean a shorter timing cycle. If S1 is closed at the end of a timing cycle, the U1A output remains high and the circuit is parked with 5 V across C3. When S1 is opened, the circuit will reset as above. This can be important, because at first glance it appears that the U1A output is identical to the U1B output, but inverted. It is, but only if S1 is open at the end of the timing period. With appropriate logic level shifts, this circuit can be adapted to work with any type of logic gate. The only criteria is that the the loop be non-inverting. Thus, two AND, OR, or NOR gates will work. Two simple inverters also will work with the addition of 1 resistor and 1 diode. . ================================================================================
Discussion Chain ID: 401183 ================================================================================ User asked: Amplifying milli Volts to Volts I am currently using a KE-25 oxygen sensor which is galvano microcell type oxygen sensor which doesn't require a power supply to sense oxygen level in the environment. Depending on the concentration of oxygen % in the air it gives an equivalent voltage output. I have to interface this sensor with PLC, but the PLC doesn't sense such mV output so I am trying to convert 0.5-75 mV to 0-10 V which can be read by my PLC. So please help me to find out which amplifier I should use to boost mV to V. Discussion: Comment: Have you tried a normal opamp? Comment: Since you are talking about a PLC, I'm going to assume this is in an industrial setting, look at just purchasing a signal conditioner from someone like Phoenix. In industrial settings, try to resist at all costs "Rolling your Own". Phoenix does have several conditioners (as do other manufacturers) that convert 0-75 mV to 0-10 V. Answer 1 (3 votes): I suggest using a low-Vos op-amp with low input bias current, in a non-inverting configuration. The sensitivity is not well controlled on that type of sensor so you may either wish to add a trimpot or adjust the sensitivity digitally. Input impedance must be higher than 1M ohm, which is a low bar to achieve. For example, you could use a 12V supply and an [OPA189](http://www.ti.com/lit/ds/symlink/opa189.pdf) There are cheaper amplifiers too, but since you have a PLC just about anything will look relatively reasonable. ================================================================================
Discussion Chain ID: 401182 ================================================================================ User asked: Altium: Via stitching not connecting to plane? I'm experiencing an issue in altium where my Via stitching vias on the GND net will not connect to my ground plane. Individually placed vias will connect fine through from the top layer polygon GND pour, the plane, and the bottom later polygon pour. As you can see below, the GND plane won't connect to the stitching vias (sides) in the same way it does to the single via (middle) despite being the same net. [](https://i.sstatic.net/Fereh.png) I have looked at the stitching layer properties and it seems the plane is not present on the via layer editor when I look a the via style in 'full stack' mode. [](https://i.sstatic.net/DxgtA.png) [](https://i.sstatic.net/DXjjq.png) I don't know why the plane layer wouldn't show up, yet all the signal layers of my 4-layer board will. Any ideas? Discussion: Comment: Interesting that your ground layer is the only layer defined as a plane. Comment: Vias connecting to planes can sometimes be buggy. It doesn't always show the connection until you run the DRC. I recommend trying that first and see what happens. Comment: Have you tried to define your current plane as a signal layer and fill this layer with one big GND polygon? ================================================================================
Discussion Chain ID: 401181 ================================================================================ User asked: Cutoff frequency of a second order low pass RLC circuit L = 25 mH, R =1 kOhm, C = 10nF and Vs(t)=sin(wt)V, freq = 500 Hz I am trying to calculate the cutoff frequency of a second order low pass RLC circuit [](https://i.sstatic.net/H9Itf.png) I don't know if I can still apply the formula of simple RC circuits which is: $$f_{c}=\dfrac{1}{2\cdot \pi\cdot RC}$$ Is there another formula? Discussion: Comment: Your RC formula is only for a first order RC circuits. It misses the inductor L that also must be considered. So you have to find a formula for the second order circuit. Comment: Just some minor nitpicking: did you mean **L**=25mH and **C**=10nF, by any chance? Or L=10nH and C=25mF? Most probably the 1st, but for clarification. Comment: @aconcernedcitizen It is C=10nF and L=25mH Answer 1 (4 votes): > Is there another formula? There is the correct formula (rather than your incorrect formula): - $$F_C = \dfrac{1}{2\pi\sqrt{LC}}$$ This is the natural resonant frequency for a 2nd order low pass filter and is not necessarily the 3dB cut-off frequency because the 2nd order type filter has the ability to produce a peak in the frequency response. Here's a picture based on your component values: - [](https://i.sstatic.net/UZu4F.png) Picture from [this interactive filter website](http://www.stades.co.uk/RLC%20filters/RLC%20LPF.html#RLC_low_pass_filter_type_2) and notice that at the natural resonant frequency (10.7 kHz) the attenuation is 3.979 dB. If you use the cursor you can find the 3 dB point to be about 8.92 kHz. Answer 2 (3 votes): The best is to derive your expression yourself and using the [FACTs](https://rads.stackoverflow.com/amzn/click/1119236371) or fast analytical circuits techniques it is a child's play. The principle is easy: determine the resistance offered by the energy-storing elements when they are temporarily disconnected from the circuit. This is done when the excitation (\$V_{in}\$) is reduced to 0 V or replaced by a short circuit: [](https://i.sstatic.net/hMuOK.png) Simply "look" through the component's connections and write what resistance do you "see". In this mode, the second energy-storing element is set in its dc state (a short for an inductor and an open circuit for a capacitor). For the first time constant involving \$L_1\$, it is \$R_1\$ so the time constant is \$\tau_1=\frac{L_1}{R_1}\$. For the second time constant involving \$C_2\$ the resistance is 0 ohms hence \$\tau_2=0\$. For the second-order time constant, set \$L_1\$ in its high frequency state and look at the resistance offered by \$C_2\$: \$\tau_{12}=C_2R_1\$. That is all we need to do, no equations no algebra. The complete transfer function can be written as: \$H(s)=\frac{1}{1+s(\tau_1+\tau_2)+s^2\tau_1\tau_{12}}=\frac{1}{1+s\frac{L_1}{R_1}+s^2L_1C_2}=\frac{1}{1+\frac{s}{\omega_0Q}+\frac{s^2}{\omega_0^2}}\$ in which \$\omega_0=\frac{1}{\sqrt{L_1C_2}}\$ and \$Q=R_1\sqrt\frac{C_2}{L_1}\$ A quick Mathcad sheet to test this formula, and you're done: [](https://i.sstatic.net/7xNAY.png) No algebra, just inspection and we have determined this 2nd-order transfer function is a few tens of seconds using the FACTs. **Edit** Now the question was also about the -3dB-cutoff frequency. How do we obtain it from the transfer function? Simply derive the magnitude expression from the Laplace transfer function (replace \$s\$ by \$j\omega\$) by collecting real and imaginary parts: \$|H(\omega)|=\frac{1}{\sqrt{(1-C_2L_1\omega^2)^2+(\frac{L_1} {R_1}\omega)^2}}\$ Then solve \$\omega\$ satisfying the equality \$|H(\omega)|=\frac{1}{\sqrt{2}}\$. Using Mathcad to do that, you find 8.894 kHz as shown below: [](https://i.sstatic.net/RLc3E.png) Discussion on this answer: Comment: Verbal Kint_is the shown magnitude response a general example or do you think it would be the specific result for the given circuit? Comment: There is a mistake in one of your formulas - you say \$\omega_0 = \frac{1}{L_1C_1}\$ and this is incorrect. Also, wouldn't it make more sense to actually solve for the values in the question as I have? Comment: Hello Andy, oops, thanks for pointing this out, the square root disappeared from the text in this rainy afternoon : ) The sheet is also updated with values from the example. Merci. Comment: Guten abend LvW, the shown magnitude is that of a second-order network without roots in the numerator (zeroes). Add a small resistance \$r_C\$ in series with \$C_2\$ and a zero will appear in the response, bringing the phase up in high frequencies. Was it the answer you were looking for? Comment: @VerbalKint yeah but it took 2 hours not the few tens of seconds you said LOL. I suppose if you looked at the time difference between the OP asking his question and me answering it that was 2 hours and 2 minutes so, not much difference hehe. Comment: Well, it took me 30 s to derive the expression, probably 15 mn to draw the sketch and build the correct Mathcad sheet and that's about it. It's time for a glass of wine actually! Cheers. Comment: @VerbalKint_OK, I see that you have corrected your results because there were some rrors in your answer (poleQ was above "3" and the corresponding peak in the frequency respoonse was wrong). More than that, the questioner is looking for the 3dB-cut-off frequency. Comment: @LvW, there was no error in the Mathcad sheet, I originally selected component values that gave a high \$Q\$ and a peaky response. I just put the values from the example and updated the sheet. For the -3-dB response, I'll try to post a new sheet tonight. ================================================================================
Discussion Chain ID: 401178 ================================================================================ User asked: How can I measure a sensor's load resistance which is adjusted by a potentiometer? I have this [MQ136 sensor](https://www.sainsmart.com/products/mq-136-gas-sensor-hydrogen) that comes with a shield. Like most of the MQ series of gas sensors, you can get them with or without a shield. Unfortunately, I've been unable to find a datasheet that actually displays the shield, much less even mentions it. However, [this datasheet](https://www.eleparts.co.kr/data/goods_old/design/product_file/SENSOR/gas/MQ136%20\(Ver1.4\)%20-%20Manual.pdf) does say that the load resistance (RL) is _adjustable_ , and since the potentiometer is the only adjustable component on the sensor I'm guessing that must be what it's for. Since the datasheet is also pretty short on what RL actually _does_ , I did some poking around and found [this blog on gas sensors](https://www.jayconsystems.com/tutorials/gas-sensor-tutorial/) which states: > [gas sensors have] a built in variable resistor that changes its value according to the concentration of gas. If the concentration is high, the resistance decreases. If the concentration is low, the resistance increases. Besides the built in resistor, it is necessary to include a load resistor. This resistor serves to adjust the sensor’s sensitivity and accuracy. The value can range anywhere from 2k Ohms to 47k Ohms. The higher the value, the more sensitive the sensor becomes. The value depends on whether you want to measure high concentrations of gas or not. If you choose to measure high concentrations of gas, but choose a high value for the load resistor, then the readings won't be very accurate. First of all, I correct in my understanding this potentiometer is responsible for adjusting RL which controls the sensitivity of measuring gas concentrations? Second, how can I measure the RL with a meter? I played around with the potentiometer, and when spinning clockwise I saw a (previously unnoticed) LED light up and it stayed on for a small arc and then it turned off and stayed off when I turned even further until I hit the stop point. Going counterclockwise the LED came back on during the same arc. Any idea on what this means? Answer 1 (1 votes): The MQ series sensors have two circuits within the sensor. The first is the heater circuit which is connected to a voltage source and this heats up the active element. The second is a chemical sensor which has a variable resistance according to the concentration of the target gas. The resistance of the sensor varies wildly between different sensors. The sensor is connected in series with the load resistance to produce a voltage, due to the variation in the sensor resistance this is the pot you have on the board. Adjusting the pot adjusts the output voltage. Generally the rest of the circuitry is a voltage comparator set to raise or lower an output when the voltage from the sensor-Rl section reaches a set level. To measure Rl measure the resistance over the pot. It is impossible to tell for sure from your description but I suspect the LED comes on when the output voltage from the sensor-Rl combination lies within a certain range. Measuring the voltage at the junction between RL and the sensor while adjusting the pot will give you some insight into what is happening with this particular circuit. Discussion on this answer: Comment: I was playing around and hooked up the digital output pin and its value was zero. When I turned it clockwise and hit the arc where the led on the MQ turned red, it went to 1. I wonder what on means for DO. ================================================================================
Discussion Chain ID: 401176 ================================================================================ User asked: How to improve this microphone phantom power supply to have better SNR? I built this power supply for my Schoeps CMT30F vintage microphones: [](https://i.sstatic.net/zieK7.jpg) It works, but it's not the best I can expect in terms of SNR. **What would do you to ensure the SNR is the best possible?** 1. Use 0,1% tolerance 680 Ohm resistors instead of the 1% resistors I used? Would [this 0,1% one](https://fr.farnell.com/neohm-te-connectivity/yr1b1k0cc/resistance-couche-metal-1k-250mw/dp/1083251) (here in 1k, but I'll find a 680 one) improve something? 1bis. Use 0,1% tolerance 10k resistors as well (right part of schematics)? 2. Match two 680 Ohm resistors by buying many of them, so that they have exactly same value? Could this be useful since it's [balanced audio signal with interference reduction](https://en.wikipedia.org/wiki/Balanced_audio#Interference_reduction)? As the output of "2" and "3" are in phase opposition (180°), when subtracting them, we get the signal only and noise cancellates. To have this, is it important that the 2 resistors have exactly the same value? 3. Buy many 100 µF capacitors and find a pair that matches ESR and capacitance? Sidenote: I looked on Farnell, but I couldn't find a "matched pair of capacitors". Do retailers sell "matched pairs" of such capacitors? (could be useful for audio) 4. Change the capacitor type to use? I used electrolytic caps 100 µF, 50V 5. Use a more complex schematics? (I saw other microphone phantom power supply schematics on internet with many many components, Zener diodes, etc.!) 6. Something else? Discussion: Comment: What exactly do you mean in your context by SNR and how did you come to the conclusion that its not up to your standards? Comment: How did you measure SNR? Do you mean noise picked up from the cable? Comment: Signal to Noise ratio should be the highest possible? ie signal high, noise low... Comment: Stil doesn't explain how you came to the conclusion that its not good enough and that this is the part of your setup to make it better. Comment: Are you sure that your microphone is ok? You say it is vintage so it could degrade. Comment: Make sure your 12 volt power supply is as clean as possible and match the 680 ohm resistors is my advice. Then change the electrolytics to the best type you can buy so that there is very little DC leakage that would form a potential divider at DC with the 680 ohm resistors and would produce a gain mismatch in the electronics of your microphone. If you want to prove the mics are OK remove the mic and short the two signal lines together and see what the basic noise is like. If noisy then it's your 12 volts and a mismatch in the balancing of your amplifier (not shown) on the right hand side. Comment: Pins 2 and 3. See how it goes then come back and leave a comment. Comment: Remove the microphone and short pins 2 and 3 on the microphone input XLR connector. Comment: @Andyaka I tried this and there is no noise at all or at least undistinguishable from the preamp noise. This is when input is 0. Still when the input is *non-zero*, there could be a tiny difference in amplitude between $V_{out,2}$ and $-V_{out,3}$ (there should normally be equal), and thus the noise cancellation process (balance signal) would not 100% work. What do you think? Comment: Then I would conclude that your microphones are noisy or producing a significantly unbalanced output that makes the amplifier input susceptible to noise. Comment: Your caps are the wrong way around! Comment: @DanMills it's a phantom power supply with inversed polarity (-12V) for these vintage mics Comment: Ah, ok, weird, I have not seen that before! 'T' power, yes, but -12V Phantom, new one on me. Live and learn. Comment: It depends on the input impedance of your mixer but it's likely that there will be no detrimental effect on base. Answer 1 (0 votes): I have done many tests during a few weeks, in order to compare the SNR of a few microphones. [Here](https://dsp.stackexchange.com/a/52855/5648) is the SNR measurement protocol I used. To do this, I bought some components: * 1% 680 Ohm resistors * 0,1% more expensive resistors: 536, 665 (680 were out of stock), 715, 1k * Vishay 100uF capacitors, and other cheap 100uF capacitors * Kemet 10uF capacitors, and other cheap 10uF capacitors * Floureon SPL meter Here are my conclusions: * 12V battery vs 9V battery powering: **doesn't significantly change the SNR** * 680 vs 715 vs 1000 Ohm: **idem** (maybe using the 1000 Ohm gave a (very) little bit less high-frequency noise, but the difference is maybe < 1 dB) * 680 1% vs 665 0,1%: **idem** (because the two 680 1% were already close enough! Both were measured at a value of 678.8...) * replace the output 10k resistors by 3.9k ones: **idem** * Kemet vs noname 10uF capacitors: **idem** * Vishay vs noname 100uF capacitors: **idem** * 10uF vs 100uF capacitors: it changes a little bit the cutoff of the highpass filter: when using a 100uF capacitor we keep a little bit more low-frequency signal around 10-100 Hz. It is not significant when measuring the "[A-weighted](https://en.wikipedia.org/wiki/A-weighting) SNR" because these frequencies are pre-weighted by -60dB or -70dB before computing the SNR, but it is a (very) little-bit hearable when comparing both. Conclusion: The good old Schoeps CMT30F microphones seem to have a "Signal-to-noise ratio, A-weighted (re. 94 dB SPL)" of ~ 70 dBA. As a comparison I measured 76 dBA for a more recent microphone (Rode NT5, the technical specs says: "Signal/Noise: 78dB SPL (@ 1kHz, rel 1Pa per IEC651)"). ================================================================================
Discussion Chain ID: 401170 ================================================================================ User asked: STM32F105 FSMC Pin assignment How do I assign certain pins to the appropriate FSMC pins? I've looked through the reference manual and the examples, but there's nothing about pin assignment except configuring them as alternate push-pull. If it helps, I'm configuring the FSMC for an LCD interface. Thanks. Discussion: Comment: if you are looking on which pin you can assign which alternative function, you will find that in product specification and not in reference manual. You can find that file on same page as reference manual. Comment: It's the WH2004L-TFH-ET# Comment: The STM32F105 doesn't have an FSMC module ... Answer 1 (2 votes): What also might help is [STM32CubeMx](https://www.st.com/en/development-tools/stm32cubemx.html), which you can download from ST. This will show alternative functions and you can define all pin assignments and more. Even if you do not use HAL, the generated code will give you clues about how the initialization can be done for your setup. **UPDATE** I don't have a STMF105 myself (neither used FSMC), but you can in STM32CubeMX define probably all pin positions. On the left (green/black items) there is probably FMSC where you can enable it and edit settings, than in the menu 'Configuration' on the top there are more settings possibly. Than you have to generate code, in that code, you can see the initialization code generated for FSMC. Follow the initialization code for FSMC to see what CubeMX made out of it, and convert it (manually) to the IDE you use. Discussion on this answer: Comment: I've downloaded and played around with the STM32CubeMx software, however, I'm still unaware as to how the MCU assigns pins to FSMC. Comment: See updated answer. I don't have CubeMX at hand to try for you, sorry. Comment: Unfortunately, it looks like the STM32F105 is without an FSMC module. At least I know to use the STM32CubeMX in the future. Thank you all for your help. Comment: Btw, you can in CubeMX when selecting a board, also look parameter based, and select FSMC, than you will see which boards have FSMC. Answer 2 (0 votes): (I used a separate answer to keep the CubeMX answer in its own spot). If you look at the [STM32F105R8 datasheet](https://www.st.com/resource/en/datasheet/stm32f105r8.pdf), you see on page 8: [](https://i.sstatic.net/l5C7J.png) This shows that only the STM32F103 has the FSMC device (and only on 100/144 pins versions). So you have to * Move to STM32F103 (very cheap) * Move to another STM32FXXX version that has FSMC and supports your other requirements * Add an STM32F103 only for FSMC and communicate via your STM32F105. * Forget about FSMC ================================================================================
Discussion Chain ID: 401169 ================================================================================ User asked: TVS diode Clamping voltage How to choose TVS diode? What's clamping voltage? If in case TVS diodes clamping voltage 57V if anything more than 57V what will happen to diode and circuit? Would it break? Or pass the voltage? Answer 1 (0 votes): Assume the normal voltage range through your wire is max 57 V (maybe a bit more for some headroom). Than you should use a diode with a clamping voltage just above that. If you chose it too high (e.g. 80 V), than signals from upto 80 V will pass through the wire without any problem, causing damage maybe, if you chose it too low, 57 V signals will not pass. If higher voltages goes through the diode, it will not break, but it will pass a lower voltage (probably upto the clamping voltage). So chose the value of the TVS just above the maximum expected voltage. ================================================================================
Discussion Chain ID: 401168 ================================================================================ User asked: Detect phone call termination I am designing an automated telephone circuit that will work with the PSTN line. I already had a [question](https://electronics.stackexchange.com/questions/400128/detect-ring-signal-using-a-low-pass-filter) to detect the incoming ring signal. Now I want to detect whether the opponent person in the line terminated the call. Because I need to cut off the line connection automatically since there will be no one to hang the handset on my telephone side. So far, I learned that there is a constant beep sound which is generated by the telecom company when the opponent hangs his/her phone and terminates the call. The beep sound has ~2V peak-to-peak and a 5V offset, you can see the DC measurement and AC measurement below: **DC Measurement:** [](https://i.sstatic.net/O3zNR.jpg) **AC Measurement:** [](https://i.sstatic.net/s1ikM.jpg) I am trying to detect the existence of this signal by an MCU. So far, I tried using an optocoupler but the voltage is not enough for driving an optocoupler. I tried the optocoupler circuit because the input (LINE- and LINE+) must be isolated from the output (GPIO of the MCU). Are there any already-tested solutions for this kind of applications? Do they just use circuits for amplifying or filtering this signal to detect its existence? I wanted to use a comparator by using the Line for both supply and input but I couldn't get it work. Discussion: Comment: Have you tried just a straight OP-amp, band pass filter and a comparator? Comment: I'm not really experienced with circuit designs, so I'm using the classic methods and try to understand the basics. How should I supply the op-amp? If I supply it with another isolated source, how can I give the input line signal to the op-amp with a reference to this source? Comment: Classic method would not involve an optocopler. How are you powering everything today? Do you need isolation from the PSTN? Comment: I have multiple power sources in this board by I don't know how to connect the line to an op-amp in this example. Because I can not combine the **line-** with the ground layer of the power source of the op-amp because there is a potential difference between them. Do you have any reference circuits? Even a block scheme is enough for me to understand what you mean. Answer 1 (1 votes): Something like this should get you started. You will need to iron out several details. I would suggest installing LTspice if you haven't already and simulate it to get the details. [simulate this circuit](/plugins/schematics?image=https%3a%2f%2fi.sstatic.net%2fAvqkP.png) - Schematic created using [CircuitLab](https://www.circuitlab.com/) Discussion on this answer: Comment: Better check it for 100 V AC bell ring voltage too. Comment: @Transistor Ah, yes! Several things to iron out here. Probably cheat and increase R1 value and have something to clamp before the op-amp. Comment: I'm still working on this schematic, thank you for your answer. I will click accept as soon as I finish! Comment: @abdullahcinar You're welcome, but wait until you have got it to work. As Transistor said, you probably need to recomputethe filter constants for higher R1 value and add a zener or similar to clamp the 100 VAC ringing. R3 and R4 will need tuning too to give reasonable detection threshold. Comment: You're right. 100 VAC will be a problem if I don't add a protection for it, thanks for clarifying that. But I will probably have a relay to control the line inputs before directing it to this circuit. So I think I won't need that kind of protection if I use this kind of relay. Comment: @abdullahcinar Any success? Comment: I needed to use an external power supply for the opamp and comparator because the phone line was very sensitive to the current draw. The input voltage was decreasing more than my comparison tolerance. Additionally, I used an opamp as a comparator and make this circuit run in a single package IC. Thanks for the help! Comment: @abdullahcinar Good to hear and glad to be of help! ================================================================================
Discussion Chain ID: 401165 ================================================================================ User asked: Power Switching using MOSFET and opamp [](https://i.sstatic.net/KvguI.png)I'm trying to understand the Arduino design. LM358 and FDN306P is connected in between USB input and primary source input. In presence of USB and primary supply the Arduino mega board is drawing current from both of the sources. If it is used for power switching then why is the load sharing happening? Here is the schematic. Is this mosfet used for allowing one of the power source at a time or for load sharing? Discussion: Comment: Please provide schematic. Comment: like this if u ask qtn, no body can answer.. out of air we can't understand things. Comment: Please find the Arduino mega design schematic. Comment: `Please find the Arduino mega design schematic. – user201284` Nobody want to looking for a schematic around the web for answer your question. Here there's people to work and help you in spare time. If you want an answer you should provide everything necessary to enable us to help you. Comment: And he gets 1 upvote for providing figure in answer... meanwhile all i get for my questions is tumbleweed badge.... no offense though Comment: @smajli Sir, please have a look to the schematic. Answer 1 (0 votes): Do you know that the power is shared between both? The point of this arrangement is to prevent just that. IC5B is used as a comparator, when Vin is above 6.6V (since it's divided by 2 and compared against the 3.3V supply) the comparator goes high, switching T2 off and isolating the supply from the USB. If there's no supply at Vin, there's no output from the regulators (top left on <https://www.arduino.cc/en/uploads/Main/arduino-mega2560-schematic.pdf> ) and T2 is on and draws from the USB. This does leave the regulators reverse biased, presumably they tolerate this. Discussion on this answer: Comment: Thanks for the response, I have a doubt on the gate voltage.As the mosfet is a P channel Enhance type, Gate requires a -ve supply to work. So how does it work in +ve supply? Comment: The gate will be negative with respect to the source when the comparator output is low. Note that the FET is effectively backwards to the way you'd normally use for switching, so that the body diode will conduct and bring the +5V line up even before the FET is brought to conduction, allowing the comparator to operate and then the FET bypasses the diode bringing the +5V line up to the full USB supply. Comment: I wasn't aware of the FET body diode @PhilG Thank you. Your answer was helpful. ================================================================================
Discussion Chain ID: 401158 ================================================================================ User asked: Raspberry Pi losing power We are building a Raspberry Pi with 2 servo motors connected to one power supply. But whenever the servo motors are provided with a signal to power and then move, the raspberry pi's green light turns off, and then when the servo motors stop moving, the green light comes back on. We assumed that this is a loss in power but when we measured the voltage throughout the circuit, we found it to be a consistent 5 volts. Is there something else going on here? Does the raspberry pi's green light not necessarily mean it has power? Discussion: Comment: Did you measure the power source output? Is that constant? Comment: Preferably you should not use the same power supply for servos and a computer with delicate storage state such as a raspberry pi. Answer 1 (6 votes): If the power drops very quickly (which is the case when the servos start to move and you did not provide enough capacitance), you are not able to measure this (short) power drop with a standard multimeter. (according to [this](https://www.raspberrypi.org/forums/viewtopic.php?t=175388) site, green LED is SDCARD access and does not monitor power). Solution: You need to provide (a lot) of capacitance (like e.g. 2x 470uF) to the servos. Best would be to have a seperate power supply for the servo and the pi. Discussion on this answer: Comment: Capacitors won't be enough in the case of a servo mechanical stall, that would probably cause the pi to brown out and brings a risk of file system corruption. Answer 2 (0 votes): The green light is Read/Write activity from your storage device (sd card, hhd etc) it has no reference to any GPIO activity. As for your 5V power, its is as good as what you bought to power the PI, so current capacity are really limited to the USB3 power port, the pcb lands up to the header. I wold say at the most power it could handle without board damage would be around 10A but I would de-rate this rating for temperature and safety margins down to 6.5 A. Your "green light off" just means the computer finished loading your program, and its doing nothing but executing your code in memory. Answer 3 (0 votes): The green light on the Raspberry Pi that you are talking about has nothing to do with power warnings. If the light is constantly lit, then it means that the connection between the SD card and the Pi was successful. If it is consistently blinking, it shows that the Pi is either reading or writing from the SD card. Now if you are suspecting loss of power, you might want to consider using a more heavier power supply. Or you could also use a DC-to-DC boost converter. They step up the input voltage to a higher output voltage. Hope this gives some idea! ================================================================================
Discussion Chain ID: 701028 ================================================================================ User asked: Problems with regenerative receiver circuit Im trying to build a regenerative receiver, that is supposed to receive a ASK/OOK modulated signal. but there are a few problems. Keep in mind this circuit might be horrendous, but it's just a proof of concept. **Problem 1:** The LC tank circuit is tuned to 8 MHz which in practice shall attenuate frequencies above and below the resonance, but this is not the case for my circuit. When I observe the output FFT of the circuit without any 8 MHz signal transmitted, i do se an amplitude peak in the 8 MHz range but the strongest peak is around 4 MHz. Why would this happen? **Problem 2:** During the testing of this circuit, it sometimes starts oscillating at around 4 MHz. I suspect this is due to the feedback from one of the BJT's, i've tried to fix this but the circuit won't function correctly if the feedback is removed. **Filtering** I have tried implementing a bandpass filter to remove the unwanted high amplitude low frequencies picked up by the receiver, but I have been unsuccessful. I have considered creating a crystal filter as the transmitter is a crystal based oscillator, but i could not find any simple implementation which is possible to create witout the right equipment Circuit diagram: [](https://i.sstatic.net/U6hWr.png) Picture of the circuit: [](https://i.sstatic.net/T80Cv.jpg) (Some writen values on the PCB are wrong, the PCB uses the values of the circuit diagram) Discussion: Comment: I see no circuit evidence of it being a regenerative receiver. Where did you obtain the circuit? Comment: Most any regen receiver has an adjustable control for *regeneration* - this one does not. Does the parent documentation *really* describe it as a regenerative receiver? Furthermore, the antenna tuned circuit values cannot resonate as high as 8 MHz.... for any setting of C1 capacitance. Comment: As other comments state this is not a regenerative receiver, for that you need positive feedback. ================================================================================
Discussion Chain ID: 401149 ================================================================================ User asked: Ribbon Cable Disconnected I am having trouble figuring out how to reconnect this ribbon cable*. My dear removed it when he was trying to fix our projector and cannot figure out how it went in. There doesn’t seem to be a way for it to reconnect or I am clearly missing something. Any info would be appreciated. (*) - Actually, it's a flexible flat cable. Discussion: Comment: I would not call this a ribbon cable, it's a "flat cable". But I think ribbon cable should remain so that others can find this question from that search term. Answer 1 (9 votes): Slide the ribbon cable in, then you push the black plastic part of the connector in. It provides a friction lock. Here you can see a similar connector in both open and closed states. [](https://i.sstatic.net/TpWrc.jpg) Answer 2 (2 votes): You have to **pull the lock (the brown part of the connector) out** before you insert the cable. Once the cable is inserted, push on the lock to close it, it will then hold the cable in place. ================================================================================
Discussion Chain ID: 401147 ================================================================================ User asked: EAGLE GERBER files nit opening in CAM 350 I have chinese factory that I need to assemble PCB. They cannot open eagle gerber files, only altium how to fix Discussion: Comment: We do not know how you export your files, or anything else. Add more description, otherwise it is nearly impossible to answer. With an old ProtomatS62 I have had that I have to export gerber files in "Legacy" mode. But I doubt that it will help you. Comment: This worked! Can you answer so I can accept. Comment: Just to be clear exporting via legacy is what worked Answer 1 (0 votes): They collect source files. Gerber and Excellon files are enough for PCB production, if factory asks for "source code" without sound explanation it is wise to change the factory. ================================================================================
Discussion Chain ID: 401144 ================================================================================ User asked: Why does this simple circuit oscillate? (Ekasi oscillator) Why does an Ekasi oscillator oscillate? From my research, I learned that when this is first plugged in, the capacitor is charging, so the LED doesn't shine. When the capacitor reaches 12v, then the current switches to the top loop (which is possible because the voltage of the battery equals to the breakdown voltage of the **flipped** transistor). Note, because we are using its breakdown voltage, the base doesn't need to be connected. As for its oscillation, I read that when the current goes through the top loop (and the LED is shining), the capacitor begins to discharge. So, because the voltage across the capacitor goes down, the current stops flowing to the top loop and goes back to the capacitor to recharge it (so the LED stops shining). This repeats, creating an oscillation/blinking LED light. My question is: why would the capacitor discharge after it reaches 12V? What causes it to begin to discharge? Is it because when it's fully charged, no current is flowing towards it, "preventing" it from discharging? So it's free to begin discharging, but as soon as it does, then it begins to slowly recharge once again, creating this repetition? Sorry if it's a bad question folks, I just recently got into electricity! :) Here's the schematic: [simulate this circuit](/plugins/schematics?image=https%3a%2f%2fi.sstatic.net%2f8tRTo.png) - Schematic created using [CircuitLab](https://www.circuitlab.com/) Edit: Added resistor to circuit. Discussion: Comment: What is the internal resistance of the battery? Comment: Your circuit does not work, the capacitor is simply across the battery and does nothing. Read this for the correct circuit: http://www.cappels.org/dproj/simplest_LED_flasher/Simplest_LED_Flasher_Circuit.html Comment: If you'd like a detailed explanation, please fix the circuit diagram and explain a little about your current level of knowledge. Answer 1 (15 votes): First, the circuit as you present it is a bit _too_ simple -- the resistor in series with the battery as shown on [this page](http://cappels.org/dproj/simplest_LED_flasher/Simplest_LED_Flasher_Circuit.html) is necessary, and must be about the right value. Second, the reason the capacitor will discharge (in the correct circuit) is because the LED-transistor string is consuming more current than the battery (through that resistor you left out) is supplying -- so the capacitor discharges. The reason it oscillates is because an Esaki transistor has a negative resistance region, in that there's a region in the operating range where decreasing collector-emitter voltage results in _increased_ current. So the C-E voltage rises, and the transistor turns on and stays on as long as the current is above some low threshold. That lights the LED and discharges the cap, until the current falls below the low threshold. Then the transistor turns off and stays off until the voltage reaches some high threshold. The cap charges, the high voltage threshold is reached, the transistor turns on again, and the cycle repeats. Discussion on this answer: Comment: Good catch, I forgot to add the resistor! However, I'm still confused why the capacitor would discharge. If you don't mind, can you elaborate on what happens conceptually? Comment: Conceptually, the transistor turns on and stays on as long as the current is above some low threshold. That lights the LED and discharges the cap, until the current falls below the low threshold. Then the transistor turns off and stays off until the voltage reaches some high threshold. The cap charges, the high voltage threshold is reached, the transistor turns on again, and the cycle repeats. Answer 2 (6 votes): If you just got into electronics, skip this example and learn the fundamentals. This 2 pin reverse-biased part is being over-stressed to create an abrupt discharge switch to cap while allowing charging via the series R to current limit the Cap charge rate Ic=CdV/dt This mode puts the transistor into DIAC like mode but only a poor version . It is a Vthreshold triggered negative incremental resistance until the hold current threshold reverts back to high impedance. In other words we call it a simple Relaxation Oscillator which is far better done with a simple Schmitt Logic Inverter. With R feedback and C to gnd. Discussion on this answer: Comment: "which is far better done with a simple Schmitt Logic Inverter". Oh, perish the thought. It's far better done with a cap, a resistor or two, and a neon bulb. At voltages that'll make you sit up and pay attention! Comment: The hysteresis inverter is also useful for triangle + sine + square + variable f over 3 decades which I have answered here before. Add a reed relay coil to the square wave and now you have a high voltage buzzer. ================================================================================
Discussion Chain ID: 401142 ================================================================================ User asked: Net type, variable type, data type and data objects I am really confused by the conception of net type, variable type, data type and data objects in SystemVerilog. I am using the simulator inside Xilinx Vivado 2018.02 for all the following codes. `logic` in SystemVerilog can partially substitute the role of `wire` in Verilog. Say I have the following code within a module logic q_bar; logic q; assign q_bar = ~q; always_ff @(posedge clk or negedge rst) begin if(!rst) q <= 1'b0; else q <= q_bar; end Does the compiler infer a net type for `q_bar` since we `assign`ed it? `q` is of variable type since its assignment is in a procedural block. Another example: typedef logic [7:0] mem_t[3:0][3:0]; typedef wire [7:0] byte_wire_t; The first line is legal, but the simulator complains about the second one: "SystemVerilog keyword wire used in incorrect text". But the grammar of `typedef` is typedef data_type type_identifier { variable_dimension } ; | typedef [ enum | struct | union | class | interface class ] type_identifier ; ... Isn't `wire` a data type? Is net type a data type? Answer 1 (5 votes): No `wire` is not a **data type** ; it is a **net type**. SystemVerilog has some confusing implicit declaration defaults to be backward compatible with Verilog. When you write the following in Verilog: wire w; it's the same as this following in SystemVerilog: wire logic w; This means `w` is a net with a 4-state data type (0,1,x or z). And the `wire` _kind_ of net means it can have multiple drivers with different strengths. When there are conflicting states with the same strength, the net resolves to the X state. Other kinds of _net types_ use AND or OR to resolve conflicts. Net types cannot have procedural assignments. When you write the following declaration in Verilog: logic v; it's the same as this following declaration in SystemVerilog: var logic v; This means `v` is a variable with a 4-state data type (0,1,x or z). And being a variable means it is allowed to have only one continuous assignment, or any number of procedural assignments. It cannot have both kinds of assignments. Whether a variable gets synthesized into a Register/flop or physical metal wire depends on its usage. You may also want to read <http://go.mentor.com/wire-vs-reg> BTW, there are slight differences in the defaults for module port declarations. For example `(input logic w)` defaults to a `wire` **net type** , not a variable. Discussion on this answer: Comment: "`w` is a net with a 4-state data type...". Could I understand it this way: data types could be attached to a net type or a variable type. For the net type, only a 4-state data type is allowed. For the variable type, both the 4-state and 2-state (`logic` and `bit`) are allowed. Comment: Yes. The built-in net types can only have 4-state data types, including `struct, enum`. For non-synthesizable code, variables can be any data type, i.e. `real`. ================================================================================
Discussion Chain ID: 401141 ================================================================================ User asked: Using multiple ports to transfer data to single device I have the datasheet of a camera which has various interfaces (computer buses) via which it can transfer data to other devices: I2C bus, CAN bus, RS-422 serial port. I know the camera can use different interfaces for different devices simultaneously. My question is, can the camera use all the interfaces to transfer data to a single device, assuming this device also has a I2C bus, CAN bus, etc.? And if so, will the speed of data transfer be affected negatively (total speed not equal to sum of the maximum speeds of each bus?) I guess the answer could be device-specific. If that is the case, could you please share the most common behavior of devices regarding using multiple ports?. Thanks in advance! PD: [Data sheet of camera](https://gomspace.com/UserFiles/Subsystems/datasheet/gs-ds-nanocam-c1u-17.pdf) Page 10 for info on Data Interface Discussion: Comment: Hmm, what about transferring data from the camera to a CPU which also has a I2C bus and a CAN bus? Would using both buses at the same time increase the speed of data transfer compared to using only one? Answer 1 (1 votes): That datasheet does say " It is possible to enable multiple interfaces simultaneously". So I am going to guess that yes, you can use multiple protocols at once. But most likely, each command is executed using one link only. For example, if you want higher transfer speed, then you can not transfer half of the frame over serial and other half over RS422. But you may be able to command "send frame 1" on serial link, and "send frame 2" on RS422 -- effectively doubling the throughput. (note: this is all guesses. I never used this particular camera model) ================================================================================
Discussion Chain ID: 401138 ================================================================================ User asked: Implementing a simple logic equation I need to do a lab that seemed like it was simple, but for some reason i cant get the right output for this function. its G(0)= T1T3'+T5T7'. These are data inputs.. I can only use NAND and NOR gates. The set up i have now is as shown below[](https://i.sstatic.net/co1Np.png) I continue to get a constant low output for G(0). I would really appreciate it if someone could let me know where the schematic is wrong. Thanks in advance! Answer 1 (3 votes): Try making the final NOR gate, whose output is G(0), into a NAND, since this is a sum of products expression. If you use DeMorgan's law, you'll then see that you have two AND gates feeding into an OR, which is your original expression. [simulate this circuit](/plugins/schematics?image=https%3a%2f%2fi.sstatic.net%2fqs7Jr.png) - Schematic created using [CircuitLab](https://www.circuitlab.com/) The inverters can be NOR or NAND, as both perform the same inverter function here. ================================================================================
Discussion Chain ID: 401137 ================================================================================ User asked: Current in a single terminal voltage source? I know there can't be voltage without current, but how can I calculate the current in a wire if I only have the voltage and there is supposed to be no resistance? [](https://i.sstatic.net/mdG4r.png) Discussion: Comment: Have you tried to apply Ohm’s Law yet, if not , why not? Comment: There can be voltage without current and there can also be current without voltage... Comment: Well, the simulation makes it all plain and simple but, assuming that I only know the values of the resistances and the two voltage inputs, how would you calculate it? Comment: You can redraw the circuit with two-terminal voltage sources, if it helps. Answer 1 (1 votes): > I know there can't be voltage without current... You can have voltage without current. Just have a battery, not driving anything > ... but how can I calculate the current in a wire if I only have the voltage and there is supposed to be no resistance? An ideal wire (what simulators assume) has no resistance. So you compute the current through it by adding up the current in the components connected to it. So in your diagram, the red wire to -15v is fed by that diode. Let's assume the diode is dropping 0.7v, a convenient approximation that is useful at this stage of the solution. That puts the voltage at the junction of the 2.2k and 1.5k resistors at 14.3v (wouldn't it be much easier if those components had reference designators, so I could say D1, R2, R3?) Now we know the voltage across the 1.5k is 15v-(-14.3v) and that across the 2.2k is 14.3v-(-14.3v), so using Ohm's Law we can compute the current through both. This current flows through the diode, and flows through the wire to -15v. In the same manner, you can calculate the current in the 1k resistor, which flows between +15v and ground, not to the -15v line. Now you have a first approximation for the currents in the diodes, you could go back and refine the diode voltage drops a little, to recalculate the voltages and hence currents, if you wanted more accuracy. ================================================================================
Discussion Chain ID: 401130 ================================================================================ User asked: Feed-forward capacitor in SMPS feedback I was looking at the TPS63700 DC-DC inverter datasheet and stumbled across the schematic below. It is a more or less usual buck-boost inverter topology schematic, except for the weird **R4** and **C3** components. I haven't got much experience in SMPS design, however, I've never seen a feedback loop with these components. The datasheet says that > To speed up the control loop, a feed-forward capacitor of 10 pF is recommended in the feedback divider, parallel to R3. To avoid coupling noise into the control loop from the feed-forward capacitor, the feed-forward effect can be bandwidth-limited by adding series resistor R4. A value in the range of 100 kΩ is suitable. The higher the resistance, the lower the noise coupled into the control loop system. So, my questions: * What exactly do they mean by "speeding up" the control loop and why or how does it enhance the performance? * Except for the mentioned induced noise in the feedback circuit, are there any other drawbacks of using this schematic? * In which SMPS topologies can this feedback quirk be used (especially in high-order ones like SEPIC, Cuk, etc.)? * Should this feedback quirk be used with other ICs and if not - why? _TPS63700 datasheet link:<http://www.ti.com/lit/ds/symlink/tps63700.pdf>_ [](https://i.sstatic.net/SXTxw.png) Answer 1 (2 votes): At start-up, or during any high-frequency transient, the capacitor will effectively be a short-circuit. This means the feedback voltage divider will look like this: [simulate this circuit](/plugins/schematics?image=https%3a%2f%2fi.sstatic.net%2fwG4fU.png) - Schematic created using [CircuitLab](https://www.circuitlab.com/) Because of this, the feedback pin voltage will be a lot higher (with respect to VREF) than it would be without the C3 and R4. This higher voltage means there will be a higher error, which means the control system regulating the output voltage will ramp harder towards the correct voltage, to achieve stabilisation. As it tends towards this, the capacitor will slowly become higher and higher impedance, and eventually the C3/R4 combination will be an open-circuit, and essentially not even there at steady-state. The only draw back is the potential for instability if you choose incorrect values. Every component at every part inside a SMPS circuit affects the transfer function, and therefore can effect how the device performs. This method of having a faster-response to transient/start-up can be used on anything that has some sort of feedback mechanism with a voltage divider. The reason you don't see it everywhere? Well, it's not really needed. The system will stabilise eventually with or without it. It's just a nice feature to improve high-speed performance. Discussion on this answer: Comment: The stability is improved, not a drawback. The only drawback is a gain in ripple noise. Answer 2 (1 votes): The Ron of this TPSxxx Out and 4x C5 loads form a LPF with a 90 loss in phase margin with the benefit of Zout reducing with rising f while attenuating f(PWM). To improve current step response overshoot which is a function of phase margin, those RC added increase the loop gain by a factor of 10, while differentiating over 2 decades of leading phase shift centred at 45 deg @ 2pifC=1/R. **This can improve phase margin and transient error in step changes in input or output.** This a classic “lead-lag” compensation filter common to many Control Systems. I have used it 40 yrs ago in CMOS PLL Loop filters to improve speed and stability. The purpose is to reduce full step transient error overshoot in a 2nd Order system with a trade off on noise. Full details can be found in any Control System textbook. The datasheet simply says: # 8.2.2.3 Stabilizing the Control Loop 8.2.2.3.1 Feedback Divider To speed up the control loop, a feed-forward capacitor of 10 pF is recommended in the feedback divider, parallel to R3. To avoid coupling noise into the control loop from the feed-forward capacitor, the feed-forward effect can be bandwidth-limited by adding series resistor R4. A value in the range of 100 kΩ is suitable. The higher the resistance, the lower the noise coupled into the control loop system. ——- I.e. **Stability, Speed, without excess noise gain.** You should read to understand what these mean. overshoot, ringing step response, Load current rise/fall time (faster error reduction) Bottom line is demand current is not met, there is an error voltage at the event start until settling is complete . This is added to the expected ripple voltage and is part of every power supply. Spec. Discussion on this answer: Comment: "The purpose is to reduce full step transient error overshoot in a 2nd Order system" - so it can't be used with a 4th order like SEPIC? Comment: If you have any high order control system, then you use Nyquist dominant root analysis near RHP for designing a filter I would think, but this could be used for many systems , again trade off for improved stability and rise time is less noise reduction.. ================================================================================
Discussion Chain ID: 401128 ================================================================================ User asked: CMSIS GPIO_DeInit function enable followed by disable Why is the GPIO enabled and then immediately disabled in the following piece of program code? void GPIO_DeInit(GPIO_TypeDef* GPIOx) { /* Check the parameters */ assert_param(IS_GPIO_ALL_PERIPH(GPIOx)); if (GPIOx == GPIOA) { RCC_AHB1PeriphResetCmd(RCC_AHB1Periph_GPIOA, ENABLE); RCC_AHB1PeriphResetCmd(RCC_AHB1Periph_GPIOA, DISABLE); } Answer 1 (4 votes): Those two lines reset the GPIOx peripheral. Firstly it sets the reset bit in the register to initialize the reset. Then it has to reset the reset bit to take the peripheral back to power reset state. ================================================================================
Discussion Chain ID: 401127 ================================================================================ User asked: Charging Multiple 3S Lithium Ion Packs Together ### This is my current situation, just to provide background: I wanted to build these small battery pack modules that were 3S2P as a modular system, where a pack could be used with many different purposes like powering a power bank or a light or powering my Segway or acting as a power all during a power outage. I’m planning to add a BMS/Balance board to it that is 25A. The cells I will be using are the Panasonic NCR18650Bs. Their charging current is 1.6A and I have 2 in parallel, so that would be around 3A just to be safe. ### Now onto the part I’m having trouble with: How do I charge these? I want to build a box on the wall that has slots for these packs to fit into. When I stick in a pack, I want to it automatically charge up at the right speed (so 3A I think). I also want to be able to add and remove packs anytime I want, without the other packs killing a pack. I also want this panel, regardless of how many packs there are in it, to be able to work together to power something if the power goes out. I understand that I might be asking too much of these batteries, so if making them work together to power something is not possible, then I would like this panel to just be a large charging station. Another thing I want to add in the future is a solar panel with a solar charge controller that will be charging 24V batteries. These will also act as a backup when the power goes out and I also want this to charge the other packs, if that’s possible. Also, since I want to be able to just stick these packs in without messing around with plugging in wires, would it be better to use XT60 connectors built in? Are there other connectors that will be better? I know this is a lot and I might not have explained everything that well, so if you need any info or I’m not clear on something, just ask, I don’t really have a lot of experience building and working these battery packs. Thank you for reading this and any help you can provide would be greatly appreciated! Answer 1 (0 votes): The first thing I'll warn, is that this is going to be rather complicated to do _safely_. Here's one way you may be able to do it: 1. Make each "socket" an independent multi-cell balance charger. Ensure that these will not be back-powered if power to the charger is lost while the battery is connected. 2. Make the sockets also branch off power from each battery through a diode to a common bus. Whatever battery is highest will power the bus until they are similar. 3. Pull power from this bus to power things in blackout conditions. Never draw more than 1 battery can handle. ================================================================================
Discussion Chain ID: 701026 ================================================================================ User asked: Help on LM324 SUBCKT model I'm newbie in ngspice and having a hard time to understand the LM324 models downloaded from various sources. Made an example with 4 different instances to demonstrate my doubt. The idealOpAmp works as supposed, but any instance of modeled LM324 (SN, ONSEMI, TI, etc) doesn't even get close. The circuit is just an non-inverting amplifier with G=3, for 32Khz (so way below LM324 bandwith limits). For convenience, cutted the relevant parts of the .libs (kept source refence inside), and annexed on the zip file with all parts. In my understanding, the instances of circuits should give similar results . On the following image, gwave vREFx3 shows the expected output (on ideal OpAMP), the others show different and strange results (different LM324 SUBCKT models). Don't know what i am doing wrong. * environment: * Debian BookWorm-6.1.0-16-amd64 #1 SMP PREEMPT_DYNAMIC Debian 6.1.67-1 (2023-12-12) x86_64 GNU/Linux * lepton-eda - 1.9.18 * ngspice - 42+ds-2~bpo12+1 * gwave 20190116-2+b2 * bash Steps to reproduce: export SCHEMABASE=teste324_02 lepton-netlist -g spice-sdb -O sort_mode -o ${SCHEMABASE}.net ${SCHEMABASE}.sch ngspice -b -r ${SCHEMABASE}.dat ${SCHEMABASE}.net gwave ${SCHEMABASE}.dat Source schema: [ZIP file with complete schematic and support files](https://drive.google.com/file/d/1S_p6NQvpbgfAAwNOViOlZFVIHN_2OdsF/view?usp=sharing) Demonstration: [](https://i.sstatic.net/hAlhG.png) Circuit: [](https://i.sstatic.net/bW3aR.png) Answer 1 (0 votes): Triangles are a symptom of slew rate limiting. LM324 has a typical slew rate of 0.5 V/us. That's not fast enough to swing 30V in 16 us. Flat sections are a symptom of limited output drive. LM324 has a typical positive drive of 30 mA, so it can only drive 9V into your 300 ohm load. Note that even with no load, it won't be able to drive 30V p-p with a 30V supply: see the "Output voltage swing" spec for the (somewhat complicated) details. Typical limits are not guaranteed: different models and different batches of chips may have different behaviors. Discussion on this answer: Comment: Didn't recall slew-rate. Right on the spot. Changed output load to 3K ,. and it solved the issue. Don't have enough points to upvote your answer. This one should be accepted. ================================================================================
Discussion Chain ID: 401122 ================================================================================ User asked: Would you get electrocuted if you touched a car battery? Lets say that you have a connected car battery. If you remove the negative lead first and then touched it would the current go through you to the earth (GND)? What is i then attached a wire which is touching the ground to the negative battery terminal? Discussion: Comment: There's no complete circuit, so no. The car battery is isolated from ground. Comment: Ok so, if i then attached a wire from the earth to the negative terminal would i get electrocuted assuming the voltage hire enough? Comment: Ok so, if i then attached a wire from the earth to the negative terminal would i get electrocuted assuming the voltage hire enough? Comment: Electrocuted means "injure or kill (someone) by electric shock". So yes, it can happen, but usually only if the skin breaks. I was working on a car once, and the thick sharp ends of the wiring pierced opposite sides of my index finger. Within seconds, a sparkly tip of index finger, and smell of burning flesh filled the car. My finger survived, but I've always been wary of sharp wire ends ever since. Comment: It might be painful on your tongue or between eyelids, but one finger no. ================================================================================
Discussion Chain ID: 401113 ================================================================================ User asked: Solar Li-Po battery charger with MPPT algorithm I'm new here but I have read a lot of topics here about my question. I am designing a solar battery charger with MPPT algorithm but I don't know if I am doing it well. First of all my specs are here: **Solar Panel:** * 10 W peak power * Maximum Power Current: IMP = 0.57 A * Maximum Power Voltage: VMP = 17.49 V * Short Circuit Current: ISC = 0.61 A * Open Circuit Voltage: VOC = 21.67 V **Battery:** * One cell Lithium-Polymer * Nominal Voltage: 3.7 V * Capacity: 1700 mAh (max 1C) This is my actual schematic: [](https://i.sstatic.net/qRUpW.jpg "Schematic") The µC is working from 3.3 V. Secondly: I've designed a buck converter with the following values: [simulate this circuit](/plugins/schematics?image=https%3a%2f%2fi.sstatic.net%2f5Pi82.png) - Schematic created using [CircuitLab](https://www.circuitlab.com/) The problem is controlling the MOSFET with PWM in full-closed and full-opened states. Should I use a gate driver IC or another method? Thereafter: When the night comes, or the PV doesn't generate enough power, I have to stop the charging and MPPT. How do I know that the sun gives enough power to start MPPT, without starting it? (I was thinking about measuring the ISC to know the possible IMPP). Finally: * Do I have to use a charger IC to protect the battery form bad charging behavior? * What do you think about the MP2615 charger? Is it good in this case? I hope you can help. Discussion: Comment: 10 W into a single cell will not play nicely. Do you have other loads in the system or are you not going to run full current? Comment: No. It is just a standalone charger. If I'm right, I would like to make the system work on a lower power (not use the whole 10 W) when the irradiance is high. I would use the MPP on cloudy days (when irradiance is lower). I know it is energy wasting but when I have started this project, I did not choose the parts very well so I work with my current parts :D Comment: Well, you sort of have to or your battery will explode :-) Comment: What is your opinion? Would this setup work (without explode anything)? Comment: It you implement a suitable constant current limit in your control loop, it should. But it also begs the question, why all the trouble? Why not just buy a commercial switch regulator? Comment: If my expectation does not cheat, when I modify the Duty cycle, just the current changes and the battery keeps the voltage "constant" on the output. Comment: Voltage yes, but you need two loops, one for current or one for voltage. Comment: If I am right to achieve CC/CV the followings are needed: In the CC mode I just use the buck output and regulate current by varying the duty cycle. In the CV mode I should use a voltage regulator (like LDO) on the output by turning on a switch. I am right? Comment: No. You are always PWMing and all control is done by varying the duty cycle. I would seriously suggest you get a ready-made regulator and "bootstrap" yourself from there. Perhaps even a working buck and make your own analog dual-loop CC/CV control in order to get acquainted with the problem. Comment: I see So in my current project the CC/CV is going to be a very hard duty, just charging the battery till it gets to 4.2 V. Comment: Sorry. I haven't seen the last sentence. If I design a particular CC/CV loop at the output of the buck, it may help my problem. Comment: Define "hard duty". Given same input voltage and CCM operation, your duty cycle will remain almost constant until you get to very low current at the end of the CV part. "Behind the scenes" you do however have to distinct control loops, one voltage and one current, which will both translate into a duty cycle request from the buck converter. Comment: Excuse me. I meant difficult task. When the state of charge is getting to end of charge, the current flowing into the battery is getting lower and lower (drops to C/10) but if the D is constant, the voltage is getting higher. Would it happen? Comment: As long as you are in CCM, pretty much yes. Second order effects like RdsON and ESR of your choke will come into play too, but not much. Comment: Choosing an inductor with higher inductance helps me to stay in CCM (with low ESR). Is it right? Comment: Correct. With asynchronous rectification, you can't avoid DCM unless you stop switching at the end of CV mode, so you better prepare for it anyway. More problems which comes to mind is duty cycle resolution. Do you have 8 bits? Comment: The resolution of the PWM timer is up-to 16 bits. Is it safer to put an LDO with a switch (turn on at CV)? Comment: Ay caramba! The complexity! No, you would just add problems. 16 bits should give you enough resolution and if not, you can do skip cycle at the end. Comment: Thank you! I am going to build the circuit soon and test it. Is an over-current and over-voltage protection (with IC) required besides the Li-Po's inbuilt protection? Comment: The battery will not care how you provide it so as long as your current loop is working, you should be set. ================================================================================
Discussion Chain ID: 401109 ================================================================================ User asked: STM32 GPIO Speed Why do we need to set speed for GPIO Output pins in STM32? **Just for remind :** For Input pins, The STM32F4 Reference Manual on page 278 says that: > The data present on the I/O pin are sampled into the input data register every AHB1 clock cycle. So for the GPIO pins when they are used as INPUT, speed is Constant and equals to AHB1 Clock. But if they are configured as Output we have to set their speed, So the question is what does it mean to a pin to have several speed modes when its is configured as Output? Discussion: Comment: Hello Amin! Please see [this](https://electronics.stackexchange.com/q/156930/38335) related question. ================================================================================
Discussion Chain ID: 401105 ================================================================================ User asked: Can a coil gun be made with a boost converter instead of caps? So I’ve been starting to build a coilgun, and I find most designs either have capacitors or are just really bad. But could a high-voltage boost converter (40000v) and a momentary switch not be used to the same effect as long as you pressed and released the switch very quickly? It would eliminate charge times and be a whole lot cheaper, but I assume there is a reason people have not already done it? I am not very experienced in this field, but from my point of view I think this would work. Can someone who actually knows what they are doing help me out? Discussion: Comment: Imagine placing a propeller on a bullet. Instead of having some explosive. That's what you're doing to the bullet while it is in the barrel. Comment: @HarrySvensson so you’re saying it would be too weak? Comment: @Jeffreythesliderturtle There's a wall between you and me at the moment. I can't say anything. - But here's something you might understand. Kick a ball with two different ways, one way of running up to the ball, charging back your leg and then giving it a real good kick. Then grab the ball, place it down, stand right next to the ball. Place your foot against the ball. Now push your foot against the ball as hard as you can. Which of the two "kicks" made the ball go furthest? The one where you could charge up and make a real kick? Or the one where you more or less pushed the ball? Answer 1 (3 votes): A coil gun lives on the current flow. A capacitor can deliver hundreds of amperes - though for a very short time. The short time thing is important. You need a pulse that starts, accelerates the slug, then dies before the slug reaches the point in the coil where the magnetic field would start decelerating the slug. A boost converter that can deliver current pulses high enough to do any good is the diametric opposite of simple and cheap. Using a mechanical switch for that kind of thing is the next best to useless. If you do it by hand, you'll never get consistent results. The current would probably weld the contacts of any switch you could come up with. So, there are plenty of good reasons NOT to use a boost converter - at least not the way you are thinking of it. Any coil gun you build uses something to generate a high voltage to charge the capacitor - a form of boost converter, if you will. So in that sense, all coil guns use some form of boost converter. * * * Lets rephrase that: All coil guns use a boost converter of some kind. They (slowly) charge a large bank of capacitors because a boost converter that could charge them quickly wouldn't be cheap to build. A boost converter that could deliver the current needed to drive a coil gun directly would be insane - and probably incorporate a capacitor as big as the typical capacitor banks used in coil guns anyway. Discussion on this answer: Comment: "*A boost converter that can deliver current pulses high enough to do any good is the diametric opposite of simple and cheap.*", also, it would most certainly use many large capacitors which OP thinks he doesn't need. Comment: So I guess I’m stuck with capacitors after all, and I’ve read a microwave one won’t work. I guess I’ll just try to find some for a decent price on amazon or mouser. Thanks for clearing that up though Comment: No reason why linear bank of switched caps charged by light bulbs from rectified AC wont work with a coil of suitable design with rail contacts having that allow the L/R=T Discharge time as it moves over each contact of separately charged caps of suitable material like silver tungsten alloy Comment: I appreciate your answer, however, that's not what I had in mind tbh. I was thinking what if instead of using capacitors, we use the boosters to charge up the coils themselves directly? And after they're fully charged, we let go off the projectile and the emf of the terminals of the coils would push huge amount of current when we switch off the booster creating a stronger field for a short pulse. Would that charging up coils concept even work? Comment: @Beyondo: The current through a coil is never higher than the current you used to "charge" it. If you apply current at 1 ampere to the coil, then only one ampere will flow in the coil when you shut off the power. The voltage will go up, but the current will not. ================================================================================
Discussion Chain ID: 401099 ================================================================================ User asked: SDC constraints for reusable component I have a simple register based clock divider component I can drop in when I don't have a spare PLL: library IEEE; use IEEE.std_logic_1164.ALL; use IEEE.numeric_std.ALL; entity div128 is port( inclk0 : in std_logic; locked : out std_logic; c0 : out std_logic ); end entity; architecture syn of div128 is begin div : process(inclk0) is variable counter : unsigned(6 downto 0); begin if(rising_edge(inclk0)) then counter := counter + 1; c0 <= counter(6); end if; end process; locked <= '1'; end architecture; Now I'd like to reuse this component in multiple places, in different clock domains, without repeating myself more often than strictly necessary. * Do I need to create a `create_generated_clock` statement for each instance, or can I specify once that each instance generates a `-divide_by 128` clock from its input? * Could I also pull the divider from a `generic` parameter and take it over into the timing constraints? * Would it make sense to use attributes here instead of an SDC file? Answer 1 (1 votes): You can specify SDC commands inside of your VHDL code with ALTERA attributes. The PoC Library is using this to apply relative timing constraints for synchronizers: architecture rtl of sync_Bits_Altera is attribute ALTERA_ATTRIBUTE : string; -- Apply a SDC constraint to meta stable flip flop attribute ALTERA_ATTRIBUTE of rtl : architecture is "-name SDC_STATEMENT ""set_false_path -to [get_registers {*|sync_Bits_Altera:*|\gen:*:Data_meta}] """; begin Source: <https://github.com/VLSI-EDA/PoC/blob/master/src/misc/sync/sync_Bits_Altera.vhdl?ts=2> I think you could do a similar approach for your generated clock. Please note, that `c0` does not fulfill all requirements to be a _clock_ signal. Discussion on this answer: Comment: I'm getting a warning from TimeQuest that `c0` is not defined as a clock, even though it is used as one. It is probably not usable as a PLL input anymore (but neither is `coreclk_out` from the PCIe block, which is why I have so many clock domains in the first place. ================================================================================
Discussion Chain ID: 401096 ================================================================================ User asked: What kind of relay should be used to control a thermostat terminal? I'm building a remote controller for my thermostat, and the only step I have remaining is the connection between the Raspberry Pi and the thermostat terminal. Essentially, the Rpi will be replacing my current Honeywell interface. What types of relays/switches send power to a thermostat's wires, and which are the safest to use? Here's there terminal I'm referring, to, it looks just like this: [](https://i.sstatic.net/t2cCd.jpg) Discussion: Comment: Who knows? Maybe reading the manual of Honeywell thermostat will give you some ideas what those wires are for. Comment: Thank you, glad to be here. @Sparky256, I may be misunderstanding some of the process here, but does this require further interaction with the air handler? Or is it possible that I can switch the screw terminals only using male pin headers connected to the Rpi? ================================================================================
Discussion Chain ID: 401095 ================================================================================ User asked: Is my solution to prevent leakage between power rails correct? I have two boards with identical comparator circuitry (shown below). I want to detect in each board when the other is plugged in. My concern (in the picture) is that when I connect the two boards if the VDDA and VDDB are at different potentials (i.e., for example, one is at 12V and the other is at 10V), there would be leakage from VDDA to VDDB or vice versa. Two questions: 1. Is my concern valid? 2. In order to work around this problem, I added the diodes D1. Would D1 solve this problem here? UPDATED CIRCUIT with Component Values: [](https://i.sstatic.net/SmmJg.png) Discussion: Comment: Can you explain how you think this would work even if the voltages were exactly matched? Your schematic is missing dots on the junctions making it difficult to read. There is no ground connection shown between the two boards. Is there one? Is the purpose of the comparator only to detect connection? Comment: Yes, sorry for the confusion. There is a GROUND connection between the two boards. I updated the picture with ground and also dots to show where wires are connected. Comment: How does PRES = 4 V when companion not plugged in? Comment: @Transistor Good catch, that was a typo. PRES will be 4V when companion board **IS** plugged in, and 6V when companion board **NOT** plugged in. Comment: OK. How does PRES = 4 V when companion board **IS** plugged in? Comment: @Transistor When companion board is plugged in R2 on left board is in parallel with R2 on the right board (to the same ground), so effective pull-down is 5k (since each R1 and R2 are 10k). So far each of the boards (left and right), the PRES = 12*(5/(5+10)) = 4V. Thoughts? Comment: My thoughts are that you have two 10k pull-ups in parallel too. So now you have 5k on top and 5k on the bottom. No change in \$ V_{PRES} \$. Comment: @Transistor - Correct, but the effective 5k on top is what I am trying to avoid with the use of the Diode D1. Let's say from the VDDA perspective (i.e. board on the left), wouldn't the only resistances in play be R1 (on left board) and two R2s? **Wouldn't the R1 on the right board not be part of the circuit because of the D1 on the right board?** Comment: No. Current will flow from top to bottom through both diodes. Try it in the CircuitLab simulator's DC Solver. The button is on the editor toolbar. You don't need an account. Comment: @Transistor Thank you I will do that. I will also mark your solution as the answer, although it proposes a completely different methodology. I am a bit concerned about the timing issues that might arise with that approach, but I will mark it as an answer. Answer 1 (0 votes): That isn’t going to work. Each board will detect its own Vdd, regardless of the other being plugged in. You’ll need two pins, one for each board to detect the other. I’d suggest putting a pull-up resistor on the defection side and connect the opposite side to ground. The detect pin will be high until the other board is attached, then will go low. Discussion on this answer: Comment: I updated my circuit with component values and stating the high and low status for the Output of the Comparator in addition to voltage levels. Does this change your mind? *PS: I know how typical presence detection is done. I am trying to come up with a way to have many boards daisy chained and have them detect present on both sides*. Answer 2 (0 votes): I think you're over-complicating it by introducing analog into the scheme. [simulate this circuit](/plugins/schematics?image=https%3a%2f%2fi.sstatic.net%2f0olJk.png) - Schematic created using [CircuitLab](https://www.circuitlab.com/) _Figure 1. If two GPIOs are available a digital check can take place between adjacent boards using an L (left) and R (right) pin._ R-pin code: * Enable internal pull-up on R. * Configure R as output and set high. * Send a 1 ms low pulse out on R. * Configure R as input. * If R is pulled low in the next 2 ms then there is a board to the right. Set the 'board to the right' flag in code. * Loop back to the start. L-pin code: * On detection of a falling edge on L: * Set the 'board to the left' flag in code. * Wait a little (to allow the R on the other board to become an input). * Configure L as output. * Pull low for 1 ms. * Configure L as input. * Loop back to the start. You'll need to clear the flags if you hear nothing from the other board after a time. Discussion on this answer: Comment: Please unaccept for a day or two as it discourages other answers and half the world has been asleep while we discussed this. You might get a better one! ================================================================================
Discussion Chain ID: 401094 ================================================================================ User asked: What is the purpose of grounding rectifiers? In the centre tapped rectifier: [](https://i.sstatic.net/NmwUo.png) It seems as if the highlighted ground line would provide a short circuit for any current developed between the top/bottom wires and the centre tap, eliminating any output voltage. Additionally, in the bridge rectifier: [](https://i.sstatic.net/MRtbf.png) The current is supposed to flow through D1/D2 or D3/D4, but the presence of the ground makes it seem like the current would get through the resistor and then short to ground. This wouldn't affect the output voltage but it still seems strange to me. I'm guessing I'm not grasping how grounding actually works, so a simple explanation for these circuits would be appreciated. Thanks. Discussion: Comment: This is simply a notation for the 0V level for later discussions of the potential of individual nodes. Comment: "Ground" on the right side is **not** the same as the AC ground on the left side. Comment: @JRE - it could be the same 'ground', but it doesn't make any difference either way... Answer 1 (1 votes): All your assumptions are wrong. You have a secondary winding, which is not referenced to any potential. Applying a ground only gives to the secondary circuit a reference potential, nothing else. This point could be placed anywhere on the secondary circuit without affecting the working of diodes and all remaining components. ================================================================================
Discussion Chain ID: 401093 ================================================================================ User asked: How do non contact voltage detectors work on open circuits I’ve seen how people use non contact voltage detectors to check whether or not a socket’s live wire has power. Non contact voltage detectors take advantage of capacitive coupling that occurs in AC in order to figure out if there is power or not. Now, what people usually do is simply stick the detector into **one side** of the socket (the live side). This part completely confuses me, **how is it possible to detect if there is power if the circuit is open?** There is no connection from live to neutral which would close the circuit and allow current to flow. Another thing that doesn’t make too much sense to me is that **why does it only detect the live wire and not the neutral?** When people insert the detector into the neutral side of the socket the detector doesn’t light up. The neutral wire is a must for current to flow, why doesn’t it also detect it? Any help is greatly appreciated. Discussion: Comment: As you said, capacitive coupling. How else do you think you die when touching a live wire on many megohm resistance floors... Answer 1 (2 votes): Because it isn't an open circuit. To AC, a capacitor is just another impedance: [simulate this circuit](/plugins/schematics?image=https%3a%2f%2fi.sstatic.net%2ftWRXB.png) - Schematic created using [CircuitLab](https://www.circuitlab.com/) This series of capacitors and high-impedance ground completes a circuit that allows a very, _very_ tiny current to flow, which the electronics in the NCVD will detect and show a signal. Note that this is only one scheme; there are others that involve directly sensing electric fields that can also detect DC voltages. This schematic should also make it clear why the neutral wire isn't detected. Neutral is ground-referenced somewhere in the system, so that would be connecting ground to ground through a bunch of passive elements. Discussion on this answer: Comment: Wow, I thought it was imposible to detect such a small current. Ground resistance is massive (the floor in my house) so practically no current flows. Interesiting, thanks. Comment: @rr1303 With specialized equipment, you can detect and even measure currents less than a femtoampere! Comment: Can you please explain this for those of us without electrical engineering backgrounds? I believe, if I'm not mistaken, that the OP is asking how a voltage could be detected when no current is flowing (because there's nothing plugged into the outlet and running). Are you implying that when you hold a non-contact voltage detector *near* a hot that somehow current flows? I don't know how to read that diagram of yours, unfortunately, but I'm still curious how this works. Comment: @rory.ap Yes, that's exactly what I mean. There's capacitively coupled current through the voltage detector (and through the person holding it), because the signal you're looking at is AC. These kinds of detectors are extremely sensitive, so even the minuscule current you get from that is enough. It's also possible to detect high-voltage AC *or* DC using an electric field detector, which I didn't know about at the time I wrote this answer two and a half years ago. ================================================================================
Discussion Chain ID: 401092 ================================================================================ User asked: Blocking and nonblocking statements for counter Is there any difference between nonblocking and blocking assignment for the following counters? module nonblocking_counter ( input clk, input rstn, output reg[3:0] out ); always @ (posedge clk) begin if (! rstn) out <= 0; else out <= out + 1; end endmodule module blocking_counter ( input clk, input rstn, output reg[3:0] out ); always @ (posedge clk) begin if (! rstn) out = 0; else out = out + 1; end endmodule Discussion: Comment: Possible duplicate of [Difference between blocking and nonblocking assignment Verilog](https://electronics.stackexchange.com/questions/91688/difference-between-blocking-and-nonblocking-assignment-verilog) Comment: Actually, it is not. I understand the difference between them. I think in case of counter the behaviours are equal, am I right? Answer 1 (1 votes): The circuit generated by synthesis tools will be identical for this code. However in simulation, you have a race condition on the output that feeds the input of another synchronized process when using blocking assignments. ================================================================================
Discussion Chain ID: 701012 ================================================================================ User asked: Amplifier supply voltage difference Is it possible that a slight voltage difference between voltage rails of a symmetrical supply can make noise if connected to an amplifier? If yes, how do I get rid of it? Discussion: Comment: Highly unlikely. Please post a schematic. Comment: Possibly ... "offsets" voltages. Comment: Can you explain what type of "noise" you are concerned about? Is this audible noise, high frequency or low frequency, RF noise, noise causing functional errors? Do you have access to an oscilloscope to view this noise? You need to include additional info to get an adequate response. Comment: It is possible but also there might not be any relation between the two. Maybe there is some other problem. Comment: A very warm welcome to the site. Please note that it's a Q&A; site, not a discussion forum, and can't be a personal tutorial service. This is a two-line question that asks for far more effort in reply. Please edit your question (don't post info in comments) and add plenty of detail on what you are doing and why. The better the quality of your question, the better the quality of the answers it can attract. Thanks. Comment: No. By itself, a voltage difference in the power rails does not cause noise in an amplifier. Answer 1 (1 votes): From [this](https://shop.griederbauteile.ch/info/l/LF13741.pdf) [](https://i.sstatic.net/IChJG.png) noise can be induced. Note that the PSSR is measured with both sides of power supplies changing. From [microcap v12](https://archive.org/details/mc12cd_202110), here is an example ... [](https://i.sstatic.net/3YkCk.png) If this is "noise", it can be make "noise" at the output of an amplifier. Here is the effect of a square voltage around Vcc= 15 V. Resulting noise is 116 uV peak to peak. [](https://i.sstatic.net/lylpz.png) Here is another simulation (change of value of R6, added R-C decoupling). [](https://i.sstatic.net/zvjQp.png) ================================================================================
Discussion Chain ID: 401090 ================================================================================ User asked: How does the computer's BIOS change the clock speed? A computer's BIOS can change either the multiplier value or the (FSB) clock frequency to overclock or underclock a CPU. While overclocking by changing the multiplier value is easier and in more often cases safer, it can only be done on CPUs with unlocked editable multiplier. To overclock/underclock a multiplier-locked CPU, you have to change it's frequency. Now I want to ask: what is this frequency(often called FSB frequency)? Is it the system frequency that is supplied by the system's oscillator crystal(i guess so, since it changes also the RAM frequency)? How does the BIOS change it? Is the frequency of the crystal somehow dependent on supplied voltage? Discussion: Comment: FSB: Read: https://en.wikipedia.org/wiki/Front-side_bus The FSB's clock is derived from a clock generated by a Crystal oscillator: https://en.wikipedia.org/wiki/Crystal_oscillator which is **very stable** and **not** changing with the power supply. The Crystal's frequency can be multiplied by a PLL circuit: https://en.wikipedia.org/wiki/Phase-locked_loop The supply voltage will only **limit** the frequency a CPU can run on so the supply voltage and frequency settings need to be related in some way. Comment: @bimpelrekkie on most Mainboards "stable" is relative. Crystals I see there often perform much worse than Ethernet hardware ones and depend a lot on temperature and vcc Comment: That is why I used quotation marks, because the "FSB" clock is not FSB clock but people call it "FSB clock" because in older computers it was called that way... And thanks, I know how to search on wiki and how overclocking works, I know about Vcore being the limitting factor for CPU stability, I know about PLL circuit in CPU multiplier. I am asking how the editable CPU clock is set on hardware side... By the way https://www.radio-electronics.com/info/data/crystals/vcxo.php Answer 1 (2 votes): Many modern mainboards utilize a system of clock distribution based on clock syntesis. A quick example would be IDT/ICS chip like [ICS954101](https://www.idt.com/document/dst/954101-datasheet) (although I am not sure if this particular IC can change FSB, but as an idea). The main reference crystal is typically 14.318MHz, the rest (CPU FSB, DIMM, PCIe, USB, SATA, etc) are derived via PLL and are programmabe over SMBus/I2C bus. That's how some mainboards may have some frequencies tunable from BIOS, all depending on how "liberal" their BIOS is. Frequency of the system clocks is definitely independent of supplied voltage, the voltage on clock chip is well stabilized. But some board voltages may have an independent control via a different power management block, and the BIOS might have linked tables that allow higher clocks if higher voltage is set, for overclocking enthusiasts. ================================================================================
Discussion Chain ID: 401089 ================================================================================ User asked: Is current draw the same when powering a device directly from batteries or from a dc-buck converter? I’m having a strange problem here: When I use two AAA batteries to supply a small slave flash, it charges in 10 seconds, with 1.4A instant draw for the first second and smoothly reducing current draw until 10mA, when fully charged, at the tenth second. I have these three small dc-dc buck voltage regulators, to lower from a bigger voltage Li battery at 8.4V to 3V, to supply my flash at 3V. The weird thing is that, when I connect the output of any of these regulators to the flash supply contacts, it works, but it draws much less current, at 200-300mA, alhough these dc-dc regulators are rated at 3A max, 1.5A continuous. So my flash is taking forever to charge, maybe 30 seconds. For testing reasons, i’m using protoboard wires, don’t know if it makes any difference just to test it. Is there any reason these different units would perform The same (be able to supply less current than they should)? These are the ebay links of them: I don’t have a rank to post pictures yet...q The first one is the smallest and it’s called Mini 360, and it’s based on the MP2307. Input 4.75-23V, 3A peak, 1.8A sustained The second one is slightly bigger, nas an enable pin, and it’s based on the RT8727. Input 4.75-24V, 2A max The third one is similar to the previous, with no enable pin, and it’s based on the MP1584EN. Input 4.5-28V 3A peak, 1.5A [ebay link for the first one](https://rover.ebay.com/rover/0/0/0?mpre=https%3A%2F%2Fwww.ebay.com%2Fulk%2Fitm%2F323498673889) [ebay link for the second one](https://rover.ebay.com/rover/0/0/0?mpre=https%3A%2F%2Fwww.ebay.com%2Fulk%2Fitm%2F400362498785) [ebay link for the third one](https://rover.ebay.com/rover/0/0/0?mpre=https%3A%2F%2Fwww.ebay.com%2Fulk%2Fitm%2F142969574693) Edit: I may have had some bad connections. I rewired all of then I managed to measure the outputs voltages of all three regulators, when charging the flash unit. All of them performed similar, charging to full in close to 15 seconds. The first and second regulators had some 0.1V, 0.2V voltage drop, from 2.98v to 2.85v more or less but in the end of the charging they got back to they’re normal voltages. The third one as the charging begins it raises the voltage from 2.99V to 3.05, as to compensate for the load, and at the end of the charging it gets back to nominal voltage. It seems faster to charge, maybe a sec faster. If I lower the output voltages of all three of them to 2.6V than it takes a much longer time to charge the flash to full.. But still, why when using two rechargeable NI-MH AAA batteries, at 2.6V (1.3V each) the flash still charges faster than all of these regulators at 2.99V? Edit 2: I have another flash unit that uses 2 AA batteries. In this unit, when using any of the three voltage regulators I have, the voltage drops from 3V to 1V, leaving no time for the flash to charge and the voltage get back to normal. It turns itself off. If I increase the voltage to 3.2v it drops to 2V and the flash manages to keep on until it charges and the regulator gets back to it’s normal voltage. So, in this particular case, how could I prevent this voltage drop in these small units? Adding an electrolytic capacitor in parallel to the output? Discussion: Comment: Did you measure the voltage output of each of these devices (including the batteries) during the charging process? I suspect your converters are not supplying the proper charging voltage despite their ratings. Comment: I think you will need an oscilloscope to get to the bottom of this. I expect the flash draws power in fast pulses. The power supply can't deliver, and the voltage drops. It happens too fast for your meter to register. All you see is an averaged small drop in voltage. Comment: If you don't have a scope, put a large electrolytic capacitor across the output of the powersupply. Mind the polarity and the voltage rating. Use something like 470uF or 1000uF. If that helps, then the cause is the high current charge pulses. Comment: @JRE. I do have a small two channel portable scope, although I don’t know a lot on how to use it. But I could try. If this electrolytic capacitor test works, could I leave it soldered for good if I find space inside to put it? The voltage should be the same as needed for the original battery supply? 3V? Comment: You want a capacitor rated for more than your expected voltage. I'd start by assuming as worst case that the battery voltage could wind up on the capacitor, then go for the next voltage rating above that. So, 8.4V battery. I'd look at capacitors rated for at least 16V. Comment: Since you have a scope, try to see if you can get it to capture what goes on when the flash charges from your power supply. Ground clip to minus of the circuit, probe to the 3V where it goes into the flash unit. Set for, say, 0.5V per centimeter. Bet you see lots of pulses. Comment: And, if the capacitor helps, you will **have** to keep it. Nothing else will fix the problem. Comment: Thanks!! Will do it tomorrow! Then I’ll post the results!! Thanks so much for helping!!! Comment: @JRE I tested with the scope but I couldn't figure it out properly the pulses. As I had a bunch of capacitors laying around, I tried connecting it in parallel to the 3V output of the regulator. Even at 2200uF at 50V, a big one I had here, still there's a big voltage drop to 1V or a little bit less, and it lasts a couple of seconds, so It didn't work out... Is there anything else I could try? And also, why with normal AA batteries or rechargeable NIMH ones this doesn't happen? Comment: Batteries can deliver bursts of high current. Regulators have a maximum current, and above that the voltage drops. Looks like you'll either have to find a regulator capable of more current, or continue using batteries. Comment: @JRE Do you think that instead of using this dc-dc converters boards, If I use a Voltage regulator this type, but for 3V, would be a better idea? [link](https://solarbotics.com/product/17185/). Comment: You have to have something that can deliver the required current. Comment: @JRE I just managed to test my Li-Ion battery pack with some 10W resistors I had and managed to draw 1.5A from my battery. So the Li-Ion pack can deliver at least 1.5A of current. The NiMH AA batteries draw 1A - 0.8A when charging. I need to find some regulator that does not drop too much voltage, for 3-4 seconds, which is the time it needs to charge... ================================================================================
Discussion Chain ID: 401087 ================================================================================ User asked: Will this receiver work? I'm just a beginner, trying to understand an antennas and transistors as an amplifier, I'm studying, please correct me. Here we have a voltage source, PNP bipolar transistor emitter-base-collector from left to right, speaker and an antenna (just a wire). All these stuff is connected as shown below. Red curves are electric components of EM waves. [](https://i.sstatic.net/0szgE.png) As I understand the original signal (from the antenna) plays a role of a switcher in transistor, as a result we will have something like this: [](https://i.sstatic.net/VhUe7.png) So, will the scheme work? My doubt why it will work or not: * This is not an antenna, hence the required "minus" on the base will be too low. Discussion: Comment: *So, will the scheme work?* **NO** if you want to learn how to work with transistors, look at how **others** use them. Trying to invent your own way how to use a transistor ends in failure and broken transistors. There are plenty of resources to be found showing you how a transistor can be used. Look at those and learn from that. Comment: If you are **very** close to a **very** high power AM transmitter, then, yeah, you could hear something out of it. I used to work with a German guy who grew up in Berlin during the cold war. The US operated "Voice of America" radio station was located in West Berlin. It was so high power, that all you needed to receive it (if you lived in West Berlin) was a speaker and a diode. Ground one terminal of the speaker, hold one terminal of a diode in your hand, touch the other terminal to the free terminal if the speaker, and -presto - instant AM radio receiver. Comment: @JRE, yeah but You are talking about a little bit different scheme. And if there was no need in any amplifier, hence the strength of E field was near 5 V(if to consider a small speaker, like in the phone), and considering the fact that radio is 80-90 MHz, is this strength dangerous? Comment: @Bimpelrekkie, what's wrong? Plus on p, minus on n and opposite p Comment: Yeah, it is a bit different. Yours does use a N-P junction as a rectifier, though. And, AM radio doesn't operate at 80MHz. In the range you are talking about, commercial radio uses frequency modulation rather than amplitude modulation - this thing will **never** pick up an FM signal. And sure as heck won't do anything at 80MHz. Comment: Commercial AM radio operates below 1.5MHz. Comment: @JRE "you could here something" even when antenna is just a **single** wire, that connected only to base of transistor, as shown? Comment: "Hear," yes. The base - emitter junction of a transistor is a diode. The simplest AM receiver is an antenna, a tuning circuit, a diode (as a demodulator) and a speaker. The battery doesn't really matter. But, when I said "high power and close by" I meant like "megawatt AM transmitter literally next door." Comment: *what's wrong? Plus on p, minus on n and opposite p* If you think that it will work then by all means buy the components and try it out. Your perception of how a transistor works is **too simple** and therefore it *cannot work like you think it will**. For one, your transistor is **unbiased** and that will prevent it from working. Once you learn how to properly use a transistor you will understand what you're not understanding now. But to "fix" what you have now takes too much effort to discuss here. Follow a course on circuit design instead. Answer 1 (2 votes): You might actually hear something with that circuit arrangement, but a minor modification would likely improve reception considerably. **The problem with antenna connection:** The transistor complicates circuit problems. A simple diode AM radio detector illustrates why this circuit doesn't work well. You need an antenna, a ground connection, a rectifying device (diode), and an audio transducer (preferably headphones) to make a simple AM receiver. The circuit at left has the same problem as your PNP detector. The diode sits between antenna and headphones, and generates uni-directional current from an AM-modulated carrier impinging on the antenna. But where does this current go? Any diode current charges up the antenna, which appears as a small capacitance to ground. The diode becomes reverse-biased, and very little audio current flows into the headphones. The circuit at right produces audio current that flow through the headphone (in one direction). Current flows _through the headphone_ in pulses, perhaps a million pulses-per-second. Those pulses vary from zero to some uni-polar amplitude that is proportional to modulation...that's audio that you can hear.[](https://i.sstatic.net/TitAF.png) Like the faulty diode detector at left, a junction of the PNP transistor does the diode's job of generating current from the AM-modulated signal provided by the antenna. And much of this current produces voltage at the antenna that reverise-biases the rectifying PNP junction, rather than producing audio current that flows through the headphone. You _can use_ a PNP transistor just like a diode of the right-hand circuit above, but it will provide no signal amplification: [simulate this circuit](/plugins/schematics?image=https%3a%2f%2fi.sstatic.net%2f6DX41.png) - Schematic created using [CircuitLab](https://www.circuitlab.com/) Once you introduce a bias voltage for the transistor, amplification is possible. With the introduction of a tuned LC circuit, the transistor and LC circuit can be made to oscillate, which can be viewed as an infinite-gain amplifier. A one-transistor **regenerative receiver** can amplify very feeble radio signals, if it is biased close to the point of oscillation. However, it is a more advanced project that has frustrated many eager builders, since the tuning and regeneration controls interact. Setting regeneration to its critical most-sensitive position is rather difficult. * * * **EDIT** Long-wire antenna acting as a capacitor that is charged to a DC level is the problem to be solved. A bleed resistor could help two ways: * discharge antenna DC voltage * bias the transistor closer to conduction Too small resistance adds so much collector-emitter current that you have a linear amplifier. The transistor's base-emitter junction must be biased by this resistor into its most non-linear region so that the 1 MHz audio-modulated antenna signal can generate audio collector current. A resistor value of a few MEGohms might be optimum. Also, be aware that the earth connection is often neglected. Antenna radio frequency signals must have an earth reference point. This circuit is below, left. You could use transistor gain two different ways: * Amplify linearly radio signals, then detect with a diode rectifier * Detect with a diode, then amplify audio. Diode detector followed by a linear audio amplifier might be the easier approach: transistor gain at low (audio) frequencies is easier to achieve than gain at higher (radio) frequencies. Circuit below, right. These circuits are hobbled by including no tuned circuits. The inductor L1 would work better if it could be resonated with a capacitor (which is paralleled with antenna capacitance) at the radio frequency. Be aware that the **regenerative receiver** produces superior results compared to these. [simulate this circuit](/plugins/schematics?image=https%3a%2f%2fi.sstatic.net%2fw9t4a.png) Discussion on this answer: Comment: My professor say, that the idea of transistor is, that you can control huge currents by tiny currents. Your schemes not about this idea at all. I built the scheme with this idea, and I had a doubt that it will not work because the wire(antenna) will charge(due to even a single wire has a capacitance)/ or current will be too low to open an emmiter-base pn transition. Comment: @Artur added a few circuits that could amplify signals, but not by much. The regenerative receiver circuits do much better. Comment: What is the purpose of the capacitor in the first scheme? Comment: Its a rule I follow - any radio frequency circuits have a bypass capacitor added on the DC power supply input. The wires to a DC supply may be long, and add inductance. The capacitor is placed with short leads from transistor emitter down to the audio transducer (speaker), and resistor at ground. The capacitor value is chosen to have a low impedance at the radio frequency. Comment: So the first scheme will work? Comment: @Artur Well it should do *something*. "Antenna" and "ground" are very ill-defined, and "speaker" too. Your results are very dependent on these factors. I've been satisfied with painfully loud audio using a no-gain diode. Answer 2 (1 votes): A real radio circuit has some LC resonating circuits to select the radio frequency. Your circuit will no LC will pickup many radio stations at the same time if its transistor was biased correctly. Discussion on this answer: Comment: I didn't say anything about radio at all Comment: @Artus: "Radio" is the common word for all the things being discussed here. ================================================================================
Discussion Chain ID: 401086 ================================================================================ User asked: IF in superheterodyne receiver I have a radio which uses CXA1619 IC. I have a question about the oscillator of this IC. There is a gang capacitor in the circuit for tuning RF and oscillator and there are two different trimmer capacitors: One is parallel with the oscillator cap and the other one is parallel with RF capacitor. In AM mode, the IF frequency is 455 kHz and this frequency is fixed. I have tuned the radio and I am receiving waves from a station. Now, I change the oscillator trimmer cap and then I receive another stations, while I haven't changed RF resonant parts. How is it possible that while RF resonant parts stay unchanged, changing oscillator resonant parts (that means changing the oscillator frequency) doesn't change IF frequency and it remains fixed at 455 kHz? Discussion: Comment: My text-to-circuit translator is broken so you will need to include a schematic if you want me to say anything useful about this. If you have no schematic look in the datasheet or online if there is a similar schematic and include that. Comment: Could you please add some punctuation to this question so that we are better able to understand it. Comment: I have corrected spelling and grammatical errors. Comment: here is a similar schematic but in my circuit pin 6 is connected to L4 and two diffrent trimmer capacitor are parallel with C1 and C4 http://s9.picofile.com/file/8339938818/Screenshot_2018_10_15_01_23_04_774_com_foxit_mobile_pdf_lite.png Answer 1 (1 votes): The RF amplifier passes a fairly broad band of frequencies. The trimmer capacitor allows you to adjust the center of that band to match the desired station. The oscillator is adjusted to cause the mixer to convert the desired frequency down to the IF frequency. The IF amplifier stages have a much narrower passband than the RF stage, so they can provide the selectivity to allow the receiver to select a single station from the range that the RF amplifier passes. Discussion on this answer: Comment: Did you mean when I set the RF resonant parts for example at 1000KHz it passes from 800 to 1200 KHz?and then by adjusting oscillator trimmer, radio receive a frequency between 800 and 1200 ? Comment: Yes - however the RF amplifier does not have a sharply defined bandwith - if you tune it for maximum gain at 1000KHz, the gain might be down by 3 dB at 800 and 1200, and 6 dB at 600 an 1400 KHz (those numbers are a wild guess, just to give a rough idea of the situation) ================================================================================
Discussion Chain ID: 401085 ================================================================================ User asked: How to solve this? how to solve this problem? i wasn't able to make a circuit with VCCS that would be parallel on a 5 ohms resistor and a resistor with some value to subtract 100V. or am i approaching it wrong? [](https://i.sstatic.net/5dbIW.png) i'd like if someone guide me to a page where i can understand how all of this works edit1: what i had first in mind [](https://i.sstatic.net/v5f72.png) edit2: my solution, tho i don't know if it is correct but sounds the most logical. [](https://i.sstatic.net/PJh8p.png) Discussion: Comment: You have a non-linear relationship between v and i. Can't solve that with resistors alone. Comment: solve it however you like. i figured out the vccs should be sensing a voltage across some resistor and then adjust accordingly Comment: You asked how to solve the problem 29. Right? Reading the question (a), I see no problem in determining a 5 Ohm resistor in parallel with an ideal 20 A current source. Comment: @DirceuRodriguesJr: We don't give answers to homework questions but guide the OP through the steps to work it out for yourself. Can you delete this? Comment: @Transistor: No, I see no reason to delete my comment. In fact it was more a questioning than an answer. When the OP mentioned VCCS (Voltage Controlled Current Source) I wanted to make sure that he was not using problem 29 as a starting point for a practical implementation of the current source, for example using Op Amps. If I were to "solve" the alleged OP's homework I would have posted a step-by-step answer (as I regularly do) and not as comment. So I do not agree with your request. Comment: i won't deny that this is an assignment. and i can't deny that my instructor is new as an instructor. i don't mind concealing the answer from me but at least guide me through. i rarely solve my assignment so you can consider this as a normal question. so if i can have a hint or an answer that would be great. Comment: what i had first in mind: 2 resistors and the vccs is parallel to the 5 ohms and 5 ohms in series with a 25 ohm that was calculated as such: 100V+20V; 20=R(4);R2=5; 100=R(4); R1=25 Comment: I think your problem is that you're looking at it using a controlled current source, which is overcomplicating things. It should work fine with a fixed current source, unless I'm mistaken. Comment: i won't be able to achieve the results in the table above. that's why i went with vccs Comment: how to subtract 100V? i can't hook a 100V battery in the countering the input voltage lol what if a put a 100V rated lamp in series instead of the 25 ohm? that would be a cheap shot but i need something to subtract 100V and how to do it Answer 1 (3 votes): According to the table your device has an open-circuit voltage of 100V and an internal resistance of 5Ω, which is equivalent to this:- [simulate this circuit](/plugins/schematics?image=https%3a%2f%2fi.sstatic.net%2faRuii.png) - Schematic created using [CircuitLab](https://www.circuitlab.com/) But you have this:- [simulate this circuit](/plugins/schematics?image=https%3a%2f%2fi.sstatic.net%2fEgYKo.png) So the question is; can you replace a voltage source and series resistor with a current source and parallel resistor, and if so what values are required? Firstly the device's internal resistance has to be 5Ω. Since a current source has infinite resistance, you can get the required internal resistance by simply making R1 = 5Ω. Next make the current source 20A. When the terminals are open circuit all this current must pass through the resistor, causing it to drop 100V. Now you have the equivalent of 100V with 5Ω in series! Finally you want to know the output power when a 20Ω load is applied. Since your device is also equivalent to a voltage with series resistance, you can use that version of it to calculate the current draw and terminal voltage under load. 100V / (5Ω+20Ω) = 4A. 20Ω * 4A = 80V. 4A * 80V = 320W. ================================================================================
Discussion Chain ID: 401082 ================================================================================ User asked: Purpose of Bus Analyzer I've not found the clear explanation for the WHY we use the bus analyzer except to capture and analyze data across the communication bus. Yes, we observe message structure, such as command words, data words, and status words, yet when observing the data output from the bus analyzer it is in all hex nibbles. Essentially, what are we trying to achieve when observing data flowing from across the bus? Yes, error, but looking for more descriptions. Discussion: Comment: When you will strugle to find why your communication doesn't work as expected, then you'll know why. Answer 1 (1 votes): > Essentially, what are we trying to achieve when observing data flowing from across the bus? At an overview level, you're looking to see where the bytes (could be data, commands, status etc.) change from something _expected_ to something _unexpected_. Obviously that leads to the question: How do you know what's expected vs. unexpected on the bus? It's impossible to describe details which cover all the situations which could apply in a hypothetical situation. I'll just summarize that, over the decades that I've been using bus analyzers, the amount of assistance given by an analyzer can vary between the human (you!) having to do _all_ of the analysis, through to lots of assistance from the analyzer software. Just because it's called an analyzer, that doesn't mean that it can provide the exact analysis that you want and tell you the exact cause of a problem! Even if an analyzer is doing (some / most of) the decoding, **you need to understand the relevant protocol(s)** to interpret what the analyzer is showing you. ================================================================================
Discussion Chain ID: 401064 ================================================================================ User asked: I need to find Vin max(Common Mode) and min(common mode) for given circuit. [](https://i.sstatic.net/TqO6R.jpg) please let me know how i can proceed with this circuit Discussion: Comment: What you should do it **think** about what happens when that maximum or minimum level of the cmm level reached. Consider each case (max, min) separately becuase different things happen for each. What becomes different compared to the circuit's **normal operation**? Once you understand that then determining the values of these voltages becomes easy. Answer 1 (1 votes): Yes you can change it to a current source but be prepared to consider what happens when \$V_{DS}\$ gets too low as this will affect that current: - [](https://i.sstatic.net/cCvjU.jpg) In the picture above the current remains fairly constant above a \$V_{DS}\$ of about 2 volts. Note also that there is a slight slope to the constant current (saturation) area and this may be taken into account in your analysis by using a high value resistor in parallel with the current source. ================================================================================
Discussion Chain ID: 401062 ================================================================================ User asked: Why voltage source has been connected via inductor at the output of LNA? I have been reviewing the schematics of `LoRaWAN Gateway` designed by [Microchip](https://ww1.microchip.com/downloads/en/DeviceDoc/40001827A.pdf) (Page 48). The output of the LNA has been connected to voltage source via inductor. [](https://i.sstatic.net/oabja.jpg) According to me, the LNA module doesn't have power input pin and it requires the power to operate. This particular [LNA Module](https://www.qorvo.com/products/d/da001897) requires power to be applied to the output and the signal will be modulated upon dc voltage. The `Inductor` makes sure the frequency won't get pass to the power plane. I found another schematics and a different LNA module (`SAFEA1G58KA0F00`). The LNA module again doesn't seem to have power pin and module has been connected in similar configuration (voltage source has been connected at the output via Inductor). See the picture below: (The picture is of `SIM7600I` reference design and the picture below shows GPS part of the design) [](https://i.sstatic.net/B6JTd.jpg) Discussion: Comment: You might gain some insight by reading about **bias-T** or **bias-tee**. Answer 1 (2 votes): You have only two schematics, but three cases. The first schematic is one case. The second schematic describes two ways the circuit can be assembled. To the first schematic: This is a simple case of providing DC current to an RF amplifier. As you suspected, L9 is there to separate the RF from the DC supply. Without out it, operation of the amplifier would cause a short circuit from Vcc to ground - destroying the amplifier. With it, the amplifier "sees" a high impedance to Vcc - no short circuit happens. To the second schematic: This describes two ways to connect a GNSS antenna. The simplest requires an active GNSS antenna. Such active antennas require a source of DC power - and they also require the same kind of coupling as the amplifier in the first circuit. So, you have L505 to provide power to an antenna with an amplifier. You also have C510 to keep the DC out of the rest of the signal path. In this case, U501and U503 aren't needed, and jumpers are placed to route the signal around U501 and U503. The other alternative is to have a passive antenna (no amplifier.) In this case, you leave out L505 since the antenna doesn't need power. Since the antenna doesn't have an antenna, you need the amplifier formed from U501 and U503. U503 doesn't need a power source. It is a passive surface acoustic wave (SAW) filter. R506 has a value given in nH, and is presumably used to remove any higher frequency stuff that managed to get through the filter. I'm honestly not real sure what is going on there, though. U501 has a more conventional connection to the DC power supply. You can select whether to use a passive antenna or an active antenna by installing various jumpers as described in the text to option 1 and option 2. They refer to resistors that aren't shown in the section of the diagram you posted. They call them resistors, but I expect they are zero ohm jumpers that can be placed as resistors. Discussion on this answer: Comment: So, Schematics 2 operating with a passive antenna doesn't require L505 and power supply at it's output? Comment: Is SAFEA1G58KA0F00 passive and doesn't require power at a particular pin or output? I can't see the word "passive" in the datasheet. Comment: That is correct. Comment: SAW filters are in general passive. Comment: but in schematics 2, it is not mentioned to NM L505 in case of passive antenna. Answer 2 (1 votes): The SPF 3043 is a GaAsFet. The inductor acts as a drain load, in this case equal to the impedance of the inductor at the operating frequency. At DC it has a value close to zero; much higher at the operating frequency which will increase the AC gain. ================================================================================
Discussion Chain ID: 401058 ================================================================================ User asked: Convert Battery to AC @ same voltage I have some LED fair lights that run on 30V @ 0.4A supplied from an AC mains supply. They have been wired to flash using some form of notification to the AC (I'm not interested in them flashing). I want to wire them from a battery I have at 30 V (off a balance board) but a direct wiring only lights half of the lights. If I switch the polarity the other half (only) light. It's going outside so I don't want the original adaptor which needs a minimum of 110 V. Is there a simple fix to make this work? It's only a simple project - so cheap and simple. Answer 1 (2 votes): Simple & cheap with stuff from Wallmart is to use a 12V battery, a car inverter, and the wall-wart. Simple & cheap with stuff from DigiKey is to build a MOSFET H-bridge that's driven by a 555 timer running at 60Hz. But that's a lot more complex than the _other_ simple & cheap. You need a pair of gate drives that have built-in shoot-through protection, you need to generate a +12V gate & control electronics supply, and you need four suitable FETs. Then you need to wire it all up. There _may_ be a simple & cheap eBay solution that'll generate 30V square-wave AC from your 30V battery, but if there is I don't know it. Answer 2 (0 votes): The LED light that runs from AC is likely to be a design where LEDs are wired as pairs in antiphase. This means that DC will only illuminate 50% of the LEDs and to illuminate all the LEDs you need AC i.e. 50% of the LEDs illuminate on the positive cycle of AC and the other 50% illuminate on the negative cycle of AC. Here is an example: - [](https://i.sstatic.net/7YydT.png) If you want all the LEDs to light you need to supply an AC voltage. Discussion on this answer: Comment: Thanks, so what's the simplest was to convert dc to ac. Is there a simple.way to do this ? Comment: This is not an answer. The OP has already established that he needs AC. The question is, how to get it? Comment: @PaulSlater the easiest way is to use an AC power source. If this doesn’t appear to be easy to you please explain why. You can use an inverter to convert DC power to AC. Plenty to choose from so if that is your preferred solution (after googling inverter options), let me know so that I can add that to my answer and keep the answer police at bay. Answer 3 (0 votes): You did not provide the information on the lights wiring. Some of the LED lights have removable design, in case you need to replace them. Try removing one bulb that does not light up. If the rest of lights will go out too then simple rotating of all non-lighted bulbs in their sockets might work for you. But then you'd need double voltage to light them up to full brightness. Discussion on this answer: Comment: Some useful info, unfortunately, cant find an off the shelf solution. I've not the skills to nock something up but thanks all ! ================================================================================