text
stringlengths 334
1.17M
|
---|
Discussion Chain ID: 405735
================================================================================
User asked: 8-bit synchronous up/down counter [Logisim]
I am trying to create an 8-bit programmable up/down counter using D Flip flops. So far, this is what I have: [](https://i.sstatic.net/O1Vzl.png) The first 3 flip flops function correctly for both up and down, but the 4th doesn't. I was stuck on this problem for the past week and I couldn't find anything which helps. Also, is there an easier way to solve this problem, perhaps without muliplexers?
Discussion:
Comment: Hint what do you think the logic equation for the input to the xor for the fourth stage should be?
Comment: @RoyC I have disconnected the wire from Q1 to the top AND gate right before the final multiplexer. I assume that the equation for the 4th flip flop would be similar to the 2 previous flip flops, and I believe I have reflected this in Logisim. Where is the problem?
Comment: You are not giving us any clues as to how much you know about this sort of design. Try editing your question to add what you have tried to fix the problem and some details about what is going wrong. There are many articles out there about the design of synchronous counters. The fourth stage is going wrong, if you are following an article or tutorial you need to look closer at how the and gates feeding the fourth stage are wired.
Answer 1 (1 votes):
After further research: [](https://i.sstatic.net/wbbsk.png) Arithmetic units and MUX all set to bit-width of 8.
================================================================================
|
Discussion Chain ID: 701461
================================================================================
User asked: Shielding WiFi signal
I have a device with WiFi connectivity. I want to shield this device from the outside, so no one can connect with the device, no matter how near he stands to it. My device has a small antenna which connects to an SMA connector socket. Removing the antenna dampens the signal, but not well enough. Putting a metal cap on it with a 50 Ω impedance dampens it, but not enough. Is there any possible way that I can dampen the signal enough?
Discussion:
Comment: You can put it in a metal box
Comment: Wrap it in aluminum foil. With the spare bits, you can make a nice hat ;~)
Comment: @VoltageSpike unfortunately its too big for it.
Comment: @ChrisKnudsen I am not paranoid, I have to comply with certain regulations (no matter how stupid they are) and the manufacturer won't sell a version without wifi connectivity.
Comment: There are faraday bags (plastic). Some are see-through-ish. Zip Lock style bags, that might keep the bad wifi's out.
Comment: "I have to comply with certain regulations" Ya, I've been there... I belly-ached enough about it that they finally just let it go (it was an unused Bluetooth interface in that case). Good luck!
Comment: Remove the WiFi chip. Or un-solder the pins that connect to the antenna.
Comment: Does the wifi ever need to work again? Cutting the antenna track(s) seems most likely to work.
Comment: @tomnexus that's not guaranteed to work. It could still receive and transmit with limited radiation - close range might still work. Wrapping it in tinfoil probably won't work because there will likely still be cables penetrating the box. Removing the WiFi chip is the best option, IMO.
Comment: @jason true, but it may fail to boot without the chip...I agree foil wrapping won't work, unless it's entirely battery powered, no wires, and a lot of foil.
Comment: This sounds like a TEMPEST, or related requirement. If it is, and I walked into a room with an aluminum foil wrapped solution, I would be rapidly shown the door.
Comment: You could apply a strong 2.4 GHz signal directly to the antenna pin in a sort of on-board jamming. If the jamming signal is much stronger than any possibly received signal, it will overwhelm the WiFi receiver.
================================================================================
|
Discussion Chain ID: 405734
================================================================================
User asked: How can I convert binary into multiple 7 segment displays
I've been trying to make a decimal calculator using binary adders that feed into 3 x 7 segment displays. I cant find an efficient way to do this. If someone could point me to the correct resources, or maybe show a circuit that you made that is similar, that would be greatly appreciated.
Discussion:
Comment: It's a rather difficult task. Have you considered using a microcontroller?
Comment: @user28910 My goal is to use only IC's or logic gate (on IC chips). Will I have to use 100's of gates?
Comment: An FPGA could work too, if your purpose is to gain experience in logic design as opposed to embedded programming. FPGAs and microcontrollers are both ICs. Or, look up BCD converters as Gregory mentioned.
Comment: http://epubbookonline.com/book/6011/p/17
Comment: Do your arithmetic in BCD, use BCD to 7-segment chips for the display. You may have to go digging for obsolete parts, because today's answer is to just use a microprocessor.
Comment: There used to be ttl ics that did this. BCD to seven segmnent.
Answer 1 (0 votes):
If you're doing this with discrete IC's, like 74xx series, you need a binary-to-BCD converter. Searching on that phrase turns up the DM74185 [<http://www.utm.edu/staff/leeb/DM74185.pdf]> (the companion DM74184 goes the other way). BCD is Binary Coded Decimal -- 4 bits per digit, encoding 0-9. Then the outputs of those can go to BCD-to-7 segment converters, to the display. For a 3-digit display (0-999), that's 10 binary bits, and you would need 5 or 6 of them. The data sheet shows how they get cascaded together. However, further search on those part number comes up a little light, so those chips might not be common anymore. In modern times, you would build a calculator with a microcontroller. But if you want a hardware learning experience, you could do this on an FPGA, like the Go Board [<https://www.nandland.com/goboard/introduction.html]>. You would use Verilog or VHDL to describe the circuit you want. It's not like programming a microcontroller; you're describing a circuit that gets "wired up" in the FPGA, just as if you built it from gates. But there is a significant learning curve for the tools and methods.
Discussion on this answer:
Comment: You are the best. You've ended my year long electronics struggle.
================================================================================
|
Discussion Chain ID: 405728
================================================================================
User asked: Stepper Driver signal noise problem (Ground Loop)
I have an BluePill board (Arm Cortex M3 Dev. Board). Also a a4988 stepper motor driver. BluePill is powered from usb of my PC. Stepper motor driver is powered by external power supply which is 220V -> 12V. Both my pc and the external power supply are connected to same plugs. The grounds are wired between a4988 and BluePill. The weird problem is, when I connect my PC13 pin to STEP pin. I can smoothly drive my stepper motor. When I connect to another pin such as A7, A6 my stepper motor turns randomly. Power supply and wires are too close to each other (approximately 10-15cm). I think that emf occurs on the wire and the noise causes to move motor randomly but why it doesn't happen when I connect it to PC13. When I connect a wire to STEP pin and the other side of wire is unconnected, there is also random turns. Added my setup as @laptop2d said. [Here is my setup](https://drive.google.com/open?id=1ZS-upsComkEzA_OiCKGNXqmRky8yidF4)
Discussion:
Comment: Provide a diagram of your setup, we are not at your bench and its too hard to troubleshoot problems via telekinesis
Comment: @Ames: Please embed your image into your post. This has several benefits: all the information will be in one place; we can read the text and see the schematic at the same time; more people will respond since they don't have to follow links; the question will still be intelligible when the link dies.
Comment: I could not because when i pressed img button, stackexchange adds with invalidated img url, so I added to my google drive and linked to post
Comment: guys any help ?
Answer 1 (0 votes):
On the BluePill board, PC13 sinks LED1 through a resistor. So it's 3v3 -> LED -> resistor-> PC13 -> step pin. Try enabling pull-up on the other pin you want to use eg A7.
================================================================================
|
Discussion Chain ID: 405729
================================================================================
User asked: Need help understanding an electronic oscillator (Schmitt trigger + capacitor)
[](https://i.sstatic.net/1jYJ4.png) When we use this circuit, the LED blinks. I know an inverter transforms high to low voltage and low to high voltage, but here the voltage source is connected to the inverter all the time so the inverter receives high voltage all the time, right? Then why does the inverter ever have a high output? Also, what's the role of the capacitor in all of this? Here I have the same question as before: it's connected to the voltage source all the time, so when does it ever discharge? I'm trying to understand this circuit picturing the electron flow as that is currently the only way of understanding it with my limited background knowledge.
Discussion:
Comment: Are you missing a component?
Comment: This circuit will not make the LED blink. You are missing a resistor from the inverter output to the inverter input.
Comment: "I don't understand how it does the latter..." -- do you mean you do not understand how the inverter itself works?
Comment: I'm voting to close this question as off-topic because it's based on the false claim that this circuit will oscillate. It won't.
Comment: @MarcusMüller: I believe that the OP has an error in his schematic, in which case it's fair to give him an opportunity to correct it. Yes, this circuit as drawn won't oscillate without parasitics in the inverter. But if the OP really doesn't understand why a Schmitt trigger oscillator oscillates, then they could have easily left that resistor off.
Comment: @TimWescott Voting to close a question is not a death sentence. They can still correct the question, or re-ask it correctedly; nothing's lost. Still, in it's current form, the question is *ex falsi…*, and hence, should be closed. Hope Surzilla feels encouraged to ask the question with additional background and not omitting crucial details here.
Comment: @MarcusMüller I changed the picture and the question. Thanks for your feedback and encouragement.
Comment: @Surzilla revise the question. Note that some of your assertions are not true in view of the schematic. Neither the capacitor nor the “inverter” input are tied to the supply.
Comment: @EdgarBrown I'm not sure how to interpret this schematic then, to be honest...
Comment: Look at it this way: The circuit turns on, the C1 is discharged and low, U1 sees a low input so the inverter output goes high. The high then feeds back thru R1 to start charging C1, when C1 charges enough to be a high on the input the inverter output goes low. The low then discharges C1 until it becomes a low to the inverter input, so its output goes high ...
Comment: @CrossRoads what I don't really understand is how this can happen if the battery is connected to the inverter input all the time (right?).
Comment: Where do you see that? I only see the battery connected to the inverter's power/Gnd pins, 16 & 8.
Comment: @CrossRoads to be honest I have no experience reading circuit schematics and was previously unfamiliar with the Schmitt trigger, but thanks for pointing me in the right direction, I'll look into it.
Comment: This has been discussed so many times: [Schmitt Trigger Oscillator - How does it work?](https://electronics.stackexchange.com/questions/169149/schmitt-trigger-oscillator-how-does-it-work)
Answer 1 (0 votes):
This curcuit might work without the otherwise required feedback resistor - if and only if the input is not buffered. In this case the (internal) current for hysteresis could affect the voltage of the capacitor at the input. Note that relying on parasitics currents is usually a rather bad idea - especially when you can just simply put a feedback resistor between the output and the input.
Discussion on this answer:
Comment: … I mean, that'd be true if the leakage current of the cap wouldn't pull it low, while we're starting to consider parasitics. And electrolytics are not especially known for low leakage current.
Comment: I've seen oscillations like these with normal TTL inverters and large capacitors. The characteristics of their input current can be enough to bias them precisely in the middle of their noise band.
Answer 2 (0 votes):
The key is that the inverter has a Schmitt trigger input, which has two threshold voltages. When the input voltage rises above the upper threshold voltage the output abruptly changes from high to low. The resistor will then discharge the capacitor until the voltage on it falls below the lower threshold, at which point the output will abruptly change from low to high and the cycle will begin again. So the capacitor and resistor set the timing. There is a curved sawtooth waveform at the input and a square waveform at the output. You might consider building or simulating it to gain some insight. 4000 series CMOS will tolerate 9V.
================================================================================
|
Discussion Chain ID: 405727
================================================================================
User asked: Diagnosing power supply issues?
I have a workstation that's becoming a little long in the tooth, as it were. It's a rock solid system, but about a year ago it had a faulty power supply that I replaced. During the past 11 or so months, it's run just fine, but recently it again had a "hiccup" where it just died (no panic) and then rebooted. I suspect the power supply again, but I just don't know. (Unfortunately the power supplies are not cheap for this server.) It got me to thinking: Is there a way to test power supply input and output to find out if and when a power supply fails or is failing? It seems as though there should be a way to measure both of these in/out lines (realizing that DC out on the inside is a little more involved) to monitor such issues...
Discussion:
Comment: How many supply rails? Most modern computers use +12, +5, +3.3 Vdc rails. There is also a "power good" signal that you should monitor. Please update your question with the requested information and we can give you guidance.
Comment: Find some software to log the SM (System Management Bus) values (+12, +5, +3.3 voltages, etc.) Analyze the log over the course of a few days and especially leading up to an event. Could be the supply, or even bad electrolytics on the motherboard.
Answer 1 (2 votes):
> Is there a way to test power supply input and output to find out if and when a power supply fails or is failing? There is a way if you had an oscilloscope, you could monitor the voltage rails and the PG signal. In my mind there are two problems that could happen: 1) The power supply has some kind of fault and drops out 2) A component in the system shorts out the supply and the voltage drops, then the supply turns off momentarily You may be able to monitor the rails [with a scope](https://www.youtube.com/watch?v=qSml1KPm4Ao) and trigger if the voltage falls below the recommended value. If the voltage falls and you know what rail its on this could help you determine if its the supply or a component. I would think that if it's a component the rail would fall below its recommended tolerance, then you would see the PG signal fall. Knowing which rail may also help, It is my understanding that most supplies have separate regulators for each voltage rail, so a hard drive or fan's voltage rail (like +5V) would most likely be separate from the motherboard [](https://i.sstatic.net/HkDMX.png) Source: <https://www.lifewire.com/power-supply-voltage-tolerances-2624583> > The ATX specification defines the Power-Good signal as a +5-volt (V) signal generated in the power supply when it has passed its internal self-tests and the outputs have stabilized. This normally takes between 0.1 and 0.5 seconds after the power supply is switched on. The signal is then sent to the motherboard, where it is received by the processor timer chip that controls the reset line to the processor. > > The ATX specification requires that the power-good signal ("PWR_OK") go high no sooner than 100 ms after the power rails have stabilized, and remain high for 16 ms after loss of AC power, and fall (to less than 0.4 V) at least 1 ms before the power rails fall out of specification (to 95% of their nominal value). Source: <https://en.wikipedia.org/wiki/Power_good_signal>
================================================================================
|
Discussion Chain ID: 405726
================================================================================
User asked: Amateur radio practice exam question
The question is as follows: > An interfering signal from a transmitter is found to have a frequency of 57 MHz (TV Channel 2 is 54 - 60 MHz). This signal could be the: And the options are as follows: A) crystal oscillator operating on its fundamental B) second harmonic of a 10 metre transmission C) seventh harmonic of an 80 metre transmission D) third harmonic of a 15 metre transmission Now in my mind options B and D are the same frequency as the second harmonic of a 10 meter transmission is 30 MHz*2=60 MHz and the third harmonic of a 15 meter transmission should be 20 MHz*3=60 MHz. I don’t see how one answer could be more correct than the other.
Discussion:
Comment: I'm voting to close this question as off-topic because it's not a general EE question, it might be better off at https://ham.stackexchange.com.
Comment: "harmonics" are sometimes counted differently; in some contexts (not really in this, but whatever, ham radio exam questions are full of incorrect and / or vague formulations in many countries of this earth), only the *odd* harmonics count; in some I could imagine you'd only count the even harmonics. I don't know – maybe this is one of these cases.
Comment: Also, let me do the quick math: $$ f=\frac c\lambda = \frac{3\cdot 10^8 \frac{\text m}{\text s}}{15\,\text m }= 20\,\text{MHz,} $$ so no matter which harmonics you count, 57 MHz is not a multiple of 20 MHz and B and D are both *equally wrong*.
Comment: @MarcusMüller it’s in the range of 54-60 though and that 57 MHz transmission could quite possibly have a bandwidth of 6mhz assuming it utilized frequency modulation+ you have to assume the transmitters frequency control isn’t perfect
Comment: I fully agree this is a stupid question, but if your frequency control is not reliably with 3 MHz (capitalization is important, as M = mega = 1 million and m = milli = 1/1000) of 57 MHz, that's a frequency error of more than 5%: If your oscillator is that unreliable, no matter what you do with it, turn it of, and repair or replace it. No discussions: that is a broken oscillator.
Comment: About the possibility of it being a bandwidth rather than a tone: nope, none of the answer options include that option, so this must be about a single tone.
Comment: The 15 metre band is 21 - 21.45 MHz, so the third harmonic will be above 63 MHz - too high. 10 Metres is 28 - 29 MHz, so the second harmonic will be 56 - 58 MHz - looks like B is the right answer. (where did the 20 Hz and 30 Hz come from?)
Comment: @PeterBennett I didn’t take into account the band, I simply did 300meter=1mhz to solve for frequency but if you, write you comment as a solution I will Mark it as correct
Comment: Many people have posted mean comments for a legitimate question. Glad to see that one answer and one comment have provided a polite and valid answer. Need to mention that to answer correctly the above question you need to know the exact frequencies as the band name is approximating the frequencies
Answer 1 (9 votes):
The 15 metre band is 21 - 21.45 MHz, so the third harmonic will be above 63 MHz - too high. 10 Metres is 28 - 29.7 MHz, so the second harmonic will be 56 - 59.4MHz - looks like B is the right answer. You have to look at the defined band frequency limits, rather than the frequency calculated from the band name.
Discussion on this answer:
Comment: This is why this should be on the ham site!
================================================================================
|
Discussion Chain ID: 405724
================================================================================
User asked: How can i add voltage regulator to unregulated DC adaptor?
[](https://i.sstatic.net/UYBuF.jpg) I would like to add L7809 voltage regulator to an unregulated DC adaptor,as it is shown in the photo. In the data sheet,there is a figure for application circuit that included 2 capacitors(bottom photo). I understand that i need to add to the voltage output of the L7809 the 0.1uf capacitor in parallel,but do i need to add in parallel to the L7809 input the 0.33uf capacitor in addition to the existing smoothing capacitor or the already existing smoothing capacitor(which is part of the unregulated adaptor)should be connected alone to the L7809 input without the addition 0.33uf capacitor?
Discussion:
Comment: Advice: add the 0.33 uF just in case. The reason is that it could affect stability. Study the datasheet carefully for any clues about what type of capacitor should be used. The LM7809 is a very old design. It may not be intended to use ceramic caps.
Comment: What exactly you load at 5V will be?
Comment: I have several unregulated adaptors.The first one,i am planning to use for cordless phone load,which its current consumption is 850mA.(9V).Data sheet says"...In many LOW CURRENT applications, compensation capacitors are not required. However, it is recommended that the regulator input be bypassed with capacitor if the regulator is connected to the power supply filter with long lengths, or if the output load CAPACITANCE IS LARGE..."What considered low current and what considered large capacitance?
Comment: @mkeith,data sheet says"A 0.33 µF or larger tantalum, mylar or other capacitor having low internal impedance at high frequencies should be chosen..."Aren't the ceramic capacitors included in this equation?
Comment: The LM7809 was designed before ceramic caps were widely used. Most likely it will work fine. Ceramic caps have lower ESR (at high frequencies) than tantalum. You may consider increasing the capacitance to 0.47uF just because ceramic capacitance decreases with voltage. A 0.47uF cap may in reality be only 0.33uF when it has voltage on it.
Comment: @mkeith,thanks.May you refer,also,to my questions in my pervious comment?the third comment above(What value is considered low current and what is considered large capacitance?)
Answer 1 (2 votes):
The low value ceramic capacitor such as 0.33uF or 0.1uF are normally needed to be placed as near as possible to the power inputs of Integrated circuit only if the main smoothing capacitor is significantly far from the IC. The distance of about 6 inch can be considered far in most cases. So if the main electrolyte capacitor is very near like almost adjacent to your 78xx i.c the decoupling ceramic capacitor can be redundant. The purpose of the ceramic capacitor is to decouple high frequency noise into the local ground so that it won't cause any harm to operations of the chip in the 78xx. The capacitor does this by creating low impedance path to high frequency noise and effectively shorting it out.
Discussion on this answer:
Comment: Do you mean that if the smoothing capacitor is very near the 78xx,i can omit both of the ceramic capacitors or i can omit only one,which is the 0.33uf capacitor?
Comment: If smoothing cap is very near you can omit both 0.1 and 0.33uF
Comment: @soosaisteven You CANNOT remove the output capacitor (0.1uf) since this provides stability for the regulator.
Comment: @JackCreasey pls explain what will be unstable without the the output ceramic bypass capacitor.
Comment: @soosaisteven, if you need an explanation of stability theory and how it applies to voltage regulators, I think it would be a good idea to handle that by asking a separate question. It is kind of a big topic for the comment section. Hopefully the OP will accept it on faith that output capacitors have a dramatic effect on stability of regulators.
Comment: @mkeith With the kind of reputations that you have i humbly accept your point. I will learn why that tiny cap is important there. Thanks.
Comment: @soosaisteven The datasheet: https://www.st.com/resource/en/datasheet/l78.pdf ….clearly states (6.1) that the output capacitor is required to improve transient response …..I consider this part of the regulator stability. Even if you consider it separately (transient response) it is still a recommended component.
Comment: @JackCreasey i believe we got nothing to worry about transient stability if the regulator is used merely to supply power to the load which already have an electrolytic bulk capacitor at its input.
Comment: I will walk back my comment just a bit because the datasheet does say that no output capacitor is needed for stability. But as a GENERAL comment, it would be wrong to say that output capacitor is not needed, because most linear regulators and all switch-mode regulators need output capacitors, and the choice effects stability.
Comment: @mkeith output capacitor at voltage regulator, in my understanding is needed for providing better regulation for the load. Here we dont know what load the regulator will be seeing, OP didnt tell us. Thus, as far as to keep the output at 5V with no load in concern, i think we dont need any capacitor there. Correct me if im wrong.
Comment: MOST regulators will not be stable without an output capacitor. Some, like the TL431 have a non-continuous range of capacitances where they are stable. So it is OK to have none, and it is OK to have a lot, but it is not OK to have an intermediate amount. Bottom line is, read the datasheet. This forum is high on search result lists. So other people will read the answers to questions, and they may be using a different regulator. Don't want to mislead or confuse them.
================================================================================
|
Discussion Chain ID: 405720
================================================================================
User asked: Weird Current Mirror
I just encountered this circuit and I'm a bit confused by it [](https://i.sstatic.net/I7dAO.png) I see that it's an NMOS current mirror. At first I thought it's a cascode current mirror due to M3 on the right but it isn't. I have two questions 1. What is the point of M3 in this circuit? I mean it's going to have some factor times Iref through it? 2. What is the point of R1? I mean surely I_REF will push that much current through it no matter what so? If somebody could just give me an insight on how it works, that would be great.
Discussion:
Comment: As for R1 read this https://wiki.analog.com/university/courses/electronics/text/chapter-11#the_zero_gain_amplifier And for M3 do you know what channel length modulation is? Basically, M3 eliminates channel length modulation in the M2 transistor.
Comment: Yes, I know channel-length modulation. How exactly is M3 doing that? Also is M3 and M2 together not just a cascode current source?
Answer 1 (1 votes):
I believe both the resistor and the cascode are techniques for keeping \$v_{DS}\$ constant to avoid short-channel effects. ### Resistor \$R_1\$ A regular diode-connected transistor (\$R_1 = 0\$) will also change \$v_{DS1}\$. Increasing \$I_{REF}\$ will make \$v_{GS1}\$ larger, which in turn also causes \$v_{DS1}\$ to increase as they are short-circuited. If \$R_1 > 0\$, then as \$v_{GS1}\$ increases with \$I_{REF}\$, \$R_1\$ will push \$v_{DS1}\$ down compared to \$v_{GS1}\$. If you choose \$R_1\$ carefully you can make it compensate the change of \$v_{GS1}\$ such that \$v_{DS1}\$ remains approximately constant. ### Cascode M3 Cascodes are a technique that employ negative feedback to keep the current constant. If we try decreasing \$v_{DS2}\$ by sinking extra current to ground, then \$v_{GS3}\$ _increases_ which makes M3 conduct _more current_. As M3 injects more current into the node between M2 and M3, it counteracts the decrease of \$v_{DS2}\$ (negative feedback). \$v_{DS2}\$ variation is reduced by M3, reducing short channel effects.
Discussion on this answer:
Comment: Very nice explanation. What exactly do you mean by "sinking extra current to ground"?
Comment: Can be anything really, like M2 conducting more current or adding another path through which current can flow out of that node.
Answer 2 (0 votes):
Yes. It is just a cascode current mirror that: * uses a separate voltage bias source for the cascoding transistor. * Reduces the Vds of the bias transistor with a resistor. Both choices actually make it worse than a standard cascode, as the channel length modulation might not simply match on both sides of the mirror. It seems to me more of a homework exercise than a practical circuit.
================================================================================
|
Discussion Chain ID: 405719
================================================================================
User asked: Reducing electromagnetic interference in underwater acoustics cables
Our college underwater robotics team has a passive acoustics system with four hydrophones that provide an analog signal typically between +/- 200 mV corresponding to the sound wave at that point in time. Our setup is as follows (per channel): [simulate this circuit](/plugins/schematics?image=https%3a%2f%2fi.sstatic.net%2fODoDv.png) - Schematic created using [CircuitLab](https://www.circuitlab.com/) We have a hydrophone with a single-ended output connected to a bandpass filter with cutoff frequencies at around 15KHz and 50 KHz (our signals of interest are in the 25KHz-40KHz band). This signal is then passed through a waterproof connector to a digital oscilloscope inside our waterproof hull. Inside the hull that have multiple thruster cables that add significant noise to our acoustics signals, and we are attempting to mitigate that. Our current proposed solutions are, in increasing order of complexity. * Wrap aluminum foil around the thruster and hydrophone wires * Twist the ground wire for each channel around the signal wire * Convert the signal to a twisted differential pair outside of the hull and convert to single-ended just before the oscilloscope * Use a coaxial cable for the entire run (This would be very expensive for us as we would have to purchase coaxial waterproof connectors) Besides the (ungrounded) aluminum foil, which did not seem to help much, these all will require significant teardowns in our configuration and are difficult to test. Is there significant difference in electromagnetic interference rejection between using a twisted single-ended pair vs differential pair? What are other ways that we can increase our signal integrity in a cost-effective way? Edit: Some more information on the system The wires are roughly 3-4ft long in total run length. The hydrophones are [HTI 96-Min](http://www.hightechincusa.com/products/hydrophones/hti96min.html) hydrophones. Unfortunately I do not have the input/output impedance of it, as I don't know the exact specifications (They were donated 14 years ago). The filter is composed of a 2nd-order passive high-pass filter which we made out of two 22ohm resistors and two .1 uF capacitors, an [LTC1654](https://www.analog.com/media/en/technical-documentation/data-sheets/1564fa.pdf) 8th-order low-pass filter configured to a cutoff frequency of 50KHz and with unity gain, and an [LTC6910](https://www.analog.com/media/en/technical-documentation/data-sheets/6910fb.pdf) amplifier with a gain of 16. The oscilloscope is a [Picotech 2000a](https://www.picotech.com/oscilloscope/2000/picoscope-2000-overview) with an imput impedance of 200 kOhm/8 pF.
Discussion:
Comment: There is a lot more to know before we can help you. How long are the cables? What are the input and output impedances of hydrophone, filter and oscilloscope? What type of filter is this (electronic components)? Is the waterproof hull conducting so it can be used as a shield? ...
Comment: @StefanWyss I provided as much info as I have - I can measure the impedance of the filter circuit. I'm also studying computer science, so I apologize because I will have gaps in my understanding of electrical engineering
Comment: Looking at the data sheet of the Belden 9180 cable coming out of the HTI-96 'inline', that is a twisted wire 100% shielded cable, which suggests to me that maybe your hydrophone already has a differential output which may be converted to a 1 signal line with ground at the first connecter it encounters. The datasheet doesn't say how long the cable is.
Comment: @joeelectro We have spliced a shielded cable onto the hydrophone wire which goes up until the hull. The cable on the inside of the hull is just a wire-to-BNC adapter, and that is where we think the majority of the noise is being added. That portion of the run is about 6 inches
Comment: Some generalities: First, keep the entire cable shielded before amplification. Second, put an amplifier as close to the hydrophone as possible. Ideally, the amplifier could be *within* the hydrophone casing. Amplifier power can be derived from a DC connection through an inductor or resistor, with signal passing through a capacitor. That way, the signal piped inboard is at a higher level, overriding noise.
Comment: @DrMoishePippik The filter/amp circuit will be placed as close to the hydrophones as we can get them, and will be powered off the same 9V line, split into +/- 4.5V. I'm now beginning to wonder if we have to be concerned about noise in the power lines
Comment: Lets convert that 2nd order HPF into a real 2nd order; the 22 ohms are interacting. Replace the 2nd with 220 ohm; and replace the 2nd capacitor with a 10X smaller cap.
Comment: I'd really like to confirm exactly how the spliced shielded cable is connected to the hydrophone wires. Are there 3 wires coming out of the hydrophone, to which you connected the cable? Which color goes where? Is it maybe coming differentially from the hydrophone but as a short cut 1 of the differential lines connected to the shield?
Comment: @joeelectro No, it's the 3-wire voltage one. One power, one ground, and one signal
Comment: This HTI—96 has a specified frequency range of 2-30kHz. Why do you think you can use it for the range of 25-50kHz?
Comment: What‘s the gain and fc setting of the LTC1654? BTW: Thanks for the additional edits/Infos. I think it would be best if you could also provide a complete schematic of the setup.
Comment: Sorry, just saw it: unity gain
Comment: @StefanWyss It's what we have. It picks up 40KHz signals (highest we need) high enough for it to work, and we're looking at finding new ones within our budget.
================================================================================
|
Discussion Chain ID: 405717
================================================================================
User asked: Systems similar to TI's PRUs
I have been working with [TI's PRUs](http://processors.wiki.ti.com/index.php/PRU-ICSS) on the am335x, equipped on the BeagleBone Black. I would like to know if other hardware manufactures offer similar systems. I am doing my Bachelor Thesis on this topic. So, it would be nice if I had some other system to compare to. So far I have found nothing like it. The BeagleBone Black seems to be somewhat of a hybrid between a Raspberry Pi and an Arduino. **Edit:** I'm not looking for a recommendation to buy anything. For my thesis I need to compare the system that I'm using with their possible competitors. I think it's interesting to know what systems are out there apart form the one that I'm working with (the am335x).
Discussion:
Comment: Not sure if it is what you're looking for, but there are some multi-core MCUs which include a low-end Cortex-M, in addition to a bigger core, to solve the same kind of real-time problems PRUs are meant to solve. Look at LPC43xx, MAC57D5xx, STM32WB, VF6xx, ...
Comment: The equivalent competitors with high-end Cortex-A seem to be [Renesas RZ](https://www.renesas.com/eu/en/products/microcontrollers-microprocessors/rz.html) and [NXP QuorIQ](https://www.nxp.com/products/processors-and-microcontrollers/arm-based-processors-and-mcus/qoriq-layerscape-arm-processors:QORIQ-ARM). They seem to be the same high-end, general-purpose SoC product lines. Though note that if links like these answer your question, that's a strong indication that this is an off-topic shopping recommendation.
Answer 1 (1 votes):
NXP's S12X series of processors has an "XGATE coprocessor to achieve higher performance or emulate peripheral modules"... <https://www.nxp.com/products/processors-and-microcontrollers/additional-processors-and-mcus/8-16-bit-mcus/16-bit-s12-and-s12x-mcus:S12S12X> They (NXP) also have various processors that include eTPUs (Enhanced Time Processor Units)... <https://www.nxp.com/products/processors-and-microcontrollers/power-architecture-processors/mpc5xxx-55xx-32-bit-mcus/ultra-reliable-mpc56xx-32-bit-automotive-and-industrial-microcontrollers-mcus/enhanced-time-processor-unit:eTPU>
Discussion on this answer:
Comment: XGATE isn't a real multi-core though, it's a co-processor used to offload interrupt handling from the main CPU. I'm not certain if it can actually be used to run multiple processes. At any rate the S12 is a legacy 16 bitter which can by no means be compared with a bloody Cortex A8/A9 RISC! MPC56 is more in line, but still not in the same genre - they would be the equivalents of TI Hercules.
Comment: "_XGATE isn't a real multi-core though, it's a co-processor used to offload interrupt handling from the main CPU._" - a bit like a PRU then?
Comment: I don't really know what a "PRU" is supposed to be, but I can click on the datasheet and see a monstrous Sitara A8 with support for graphics acceleration and higher level fieldbus protocols. That's an entirely different task compared to offloading various low level interrupts of 16 bit MCU to a co-processor. It's not anywhere near the same genre. They can't be compared, as it would be comparing apples vs bicycles. Suggesting to a student that they should make a thesis based on such a comparison isn't helpful.
Comment: Ah! Maybe _Ludin_ and I are interpreting _jpuriol_'s "similar systems" differently... I am interpreting "similar systems" to mean "core + general purpose coprocessor(s)", since PRUs were specifically mentioned in the question, whereas _Ludin_ seems to be interpreting "similar systems" to mean "Cortex A8 genre + graphics + fieldbus interfaces". Only _jpuriol_ knows what he really meant.
Comment: I meant "core + general purpose coprocessor(s) specifically designed for Real-time tasks". PRU stands for Programmable Real-time Unit, it's a 32 bit RISC core with no pipeline and single-cycle execution. The PRU cores are completely deterministic. [This document](http://www.ti.com/lit/an/sprace9/sprace9.pdf) document is helpful understand what PRU actually are (at least to myself). Thanks for your input @Lundin and @strl100!
Comment: @jpuriol All CPU cores tend to be deterministic... that pdf doesn't really say jack except "this is a fast dual core thing that can be used in many ways". All ARM are RISC. PRU seems to be mostly a TI term. As mentioned, your AM335x has very little in common with S12X and not much with MPC56. Renesas RZ and NPX QorIQ seem to be the most prominent competitors.
Comment: @Ludin After taking a look at your links I think the most similar thing to TI's PRUs it's the [RZ/T1](https://www.renesas.com/eu/en/products/microcontrollers-microprocessors/rz/rzt/rzt1.html) What do you think?
================================================================================
|
Discussion Chain ID: 405716
================================================================================
User asked: DP83848 + STM32 & Failed EMC (massive spikes of 25MHz crystal harmonics)
So we've failed EMC two times now because of spikes of 25 MHz harmonics from 175 MHz to 300 MHz, especially 175 MHz, 225 MHz and 275 MHz with peaks easily 30-40 dBuV above noise floor measured with Quasi-peak detector. We consulted every material on the topic we found, such as _TI AN-1469 PHYTER Design & Layout Guide_ and we basically copied the layout from STM32 and DP83848 eval boards. We have what I believe is pretty standard design. STM32F407VET6 is connected to DP83848 via MII interface on 4 layer board. We have identified the serial resistors on MII interface as a primary source of massive EMI radiation on mentioned frequencies (R11 to R20 in schematic). We can measure steady radiation from whole PCB, but around these resistors it is extremely high and we believe, it is then coupled to GND and / or VDD planes. We found only quick advices / urban legends around the internet about these resistors "that they should be there to minimise reflections on transmission lines" but we haven't found any thorough explanation or evidence about what exactly are they supposed to do and why they should be exactly 33 ohm. EDIT: [This answer](https://electronics.stackexchange.com/a/392384/142661) sheds some light on the serial resistors, but not much. Measured with oscilloscope, the RX_CLK and TX_CLK look like triangle waves from 0 to 3.3 VDC, so I accuse them of being the primary source of EMI radiation on mentioned harmonics. We will be replacing the serial resistors with Ferrite beads (BLM18BB331SN1) to see if it helps, but I would appreciate any info from anyone who dealt with this before and how he solved it. I also would like to know, whether there is something fundamentally wrong with our layout, as TI boasts about great EMC/EMI performance of DP83848, or if this is expected behaviour. We haven't found any substantial radiation from any other part of the PCB (other than GND / VCC planes, the peaks of EMI radiation have almost same amplitude on all parts of PCB where planes are, they only go much higher around MII interface serial resistors). R51 is not used. We tried removing R50 & R22 and bypassing resistors on MII interface, but it didn't help much. TOP + L2 [](https://i.sstatic.net/guYAR.png) TOP + L3 [](https://i.sstatic.net/hTpUU.png) TOP + BOTTOM [](https://i.sstatic.net/L1oKN.png) Schematic of PHY (caps on power supply pins are on different list) [](https://i.sstatic.net/2ZYyH.png) Spectrum between 30 MHz and 300 MHz measured with near field probe. [](https://i.sstatic.net/bhnum.png) **EDIT 2:** I marked answer by @analogsystemsrf as a correct one, as he indeed explains a lot of practices, that you have to follow in this kind of design. However I still think that this kind of design (MII or RMII without shielded enclosure) will be probably not impossible, but certainly difficult. My opinion is based on fact, that even EMC reference designs by TI such as [this](http://www.ti.com/lit/ug/tidu832b/tidu832b.pdf) and [this](http://www.ti.com/lit/ug/tidu515a/tidu515a.pdf) would not pass 30dBuV level EMI radiation test. We indeed identified TX_CLK and RX_CLK wires of MII interface to be a main problem. We replaced resistors with BLM18BB750SN1 ferrite beads, which helped in range above 200 MHz, but harmonics in range 100-200 MHz started resonating, so this approach could work, but we would have to experiment with several ferrite beads. We also tried BLM18BB331SN1, but impedance was too high, which resulted in too damped signal and logical levels could no longer be detected properly. Spectrum with BLM18BB750SN1 used on MII clocks [](https://i.sstatic.net/GldKQ.png) Shielding area of MII interface and side of PCB where GND 'fence' around PCB is broken by long wires by aluminium tape helped reducing radiated EMI by additional few dBuV, but we tested it only in one direction with near field probes. Spectrum with aluminium shielding [](https://i.sstatic.net/upvKT.png) Overall, I would recommend following guidelines mentioned in answers, mainly 'no gaping holes' in GND planes, keep MII or RMII clock signals as short as possible, proper impedance matching, ideally on the same layer without any changing layers and if it is necessary, provide current return path. Also have no other traces (especially long) too close to high speed clock signals, 25 MHz clock is indeed coupled significantly to first three traces above R11 resistor in our design. We will probably 'solve' our problem in this design by reducing speed from 100 Mb/s to 10 Mb/s, as this mode only uses 2.5 MHz clock instead of 25 MHz and we don't need anywhere near 100 Mb/s speed for this device anyway. I will add spectrum measurement results when I have them.
Discussion:
Comment: Looks like you have no supply decoupling a all on the PHY chip. You shouldn't be using your GND and PWR plane layers for routing.
Comment: @Peter Karlsen There is 100nF capacitor on every supply pin from the bottom side of the PCB.
Comment: You have substantial breaks in *both* of your reference planes under the MII signals. That's no good. You can probably do a bit better just by rearranging your traces, but you may get better results if you can switch to RMII, it's twice the clock freq but half the signals. You probably want additional capacitance near the PHY (and the MCU) beyond just the decouplers, hard to tell without evaluating your power network.
Comment: What are those long traces running along top of the board?
Comment: @ajb Yeah, the MII lines don't look too good now that I look at it. Thanks for the tip with RMII, we will try it with current board together with some mentioned hacks and then probably redo the PCB, so there are no gaps in planes below PHY<->MCU wires and so we have more capacitance and filtering on power pins.
Comment: Not directly related but either the ethernet controlled impedance nets or the USB controlled impedance nets look wrong to me, they should be about the same impedance (90 Vs 100R) but have very different geometry on your board. Also the USB nets should be routed as a differential pair which means vias close together (Look under the crystal X-16M), but I suspect the USB net geometry is rather higher impedance then it should be overall. You might well have a conducted emissions issue with the USB interface as well as your radiated problems.
Comment: @Dan Mills Yes, the USB layout is wrong, it should be differential pair as you say. Nonetheless, we use it only for serial port emulation, it works and we haven't had a problem with it in terms of EMI in this design. We will do it properly in next designs of course.
Answer 1 (7 votes):
Assuming L2 is the ground plane, the honking great opening in it between the processor and the ethernet chip gets my vote for proximate cause. I think the series resistors are a side issue that just happens to be in that area.... Worse you change layer L1<>L3 (and, to the extent one exists, reference plane) without providing some means for the return current to get where it needs to be, no surprise that the thing radiates. I would start by tearing up this region and making the ground plane on L2 substantially solid (NO traces on this layer, and watch out for via fences creating slots), then either route on L1,L3 (With the ground plane in between) or on L1,L4, with ground and power in between and a scattering of 10nF 0402 connecting the planes near any vias that move fast edged signals from referencing one plane to the other. The series resistors (which should be close to the driven end of the net) serve as source termination that damps the reflection from the high impedance at the receiver, 33R is generally about right for most cmos outputs, but unless you have really critical SI issues (Very long lines run at screaming edge rates) it is usually not desperately important), 33R coming from the typical sort of impedance you get or a trace minus the output impedance of the driver. What does matter is that they be close to the driven end of the trace. Have fun, this stuff is fascinating and there is Always more to learn.
Discussion on this answer:
Comment: @ Dan Mills I upvoted you, and copied and quoted exactly your 2nd paragraph.
Answer 2 (5 votes):
(A) The internal rails (VDD and Ground) of microprocessors will ring at each clock edge transition; this frequency will be in range of 100 to 200 MHz, because of the total inductances (1nH?) and the equivalent capacitances (1,000pf onchip, in series with 0.1uF offchip) for each VDD/GND pair. [ quick test: cut output traces right at the MCU, and insert 1Kohm resistors to slow the edges. ] With the entire substrate and both rails ringing, **ANY** output that you think is **quiet** is instead an emitter of impulses/ringing at the 0.2 to 0.5 volt PP levels. At 100 to 200MHz F_ring. Repeating at the MCU clock rate. What is going on? Large die with just a few VDD/GND pairs will ring at LOW frequencies, which prevents fast recharge of onchip charge-storage capacitances, some intentionally added and some being parasitics such as gate-bulk and drain-bulk capacitances. A low ringing frequency leads to SCHMOO HOLES, where the stored energy of the rail inductance and the various capacitors provides undesired collapse of voltage at certain supply voltages and clock frequencies, and the chip is labeled "bad design" but the solution is to simply reduce the VDD/GND inductances. That requires more VDD/GND pins, and perhaps moving VDDs to be adjacent to GNDs. The chip designer may have been obliged to skimp on the # of VDD/GND pairs, but eventually the sales department will persuade management to spend an extra few pennies for a larger package with extra pins, so the inductances can be reduced. (B) I've seen long traces running 6 inches or so between MCU and analog-signal-processor cause **susceptibility** failure at 400 MHz. So I suspect those long traces atop the PCB, with no destination shown in your PCB layer plots. Cure: bury those traces, to shield from external RF fields. I've assisted PCBs to success, several times. Another quick fix is: insert 100 ohm resistors (or larger) to dampen the RF energy, preventing resonance. (C) I've also seen PCB traces + IC rail inductance be resonant with the onchip capacitances in the 600MHz region. To dampen, use low-Q bypass caps. (D) With honor to the answer of Dan Mills, I quote "Worse you change layer L1<>L3 (and, to the extent one exists, reference plane) without providing some means for the return current to get where it needs to be, no surprise that the thing radiates." And this amount of open area in the PLANE should be closed up by running thick, or thin, PCB jumpers between the floating ends of regions: [](https://i.sstatic.net/a1qHz.png) (E) By the way, the total path of your bypass caps should be just a few milliMeters [simulate this circuit](/plugins/schematics?image=https%3a%2f%2fi.sstatic.net%2fMyRkH.png) - Schematic created using [CircuitLab](https://www.circuitlab.com/)
Discussion on this answer:
Comment: Long traces atop the PCB are digital inputs on MCU connected to optocoupler output, so essentially transistor. No communication is running on them during testing, max frequency there will be 4 Hz, but signals will be square waves of course. I'll try to measure if anything is coupled to them. Thanks for the tip with open area below MII wires, that could very well be it.
Comment: @ wildfireheart Added initial discussion on how those non-switching outputs are paths for the onchip VDD and GND ringing to appear offchip.
================================================================================
|
Discussion Chain ID: 731506
================================================================================
User asked: How does the control unit (CU) actually work?
Regarding the microcontroller. ALU - The Arithmetic Logic Unit performs all calculations involving registers and/or logic for decision making. It is connected to and controlled by the CPU in a microcontroller. Also, the ALU is the component responsible for performing mathematical operations (addition, subtraction, etc.) and logical operations (AND, OR, NOT, etc.). In a microcontroller, the ALU is essential for data processing and instruction execution. CU (Control Unit) Control Signals (black arrow pointing to the ALU): o The Control Unit (CU) generates control signals that determine the operation that the ALU should perform. o These signals control, for example, whether the ALU should add, subtract or perform a logical operation. o The CU decides which operations the ALU should perform based on the instructions of the program being executed. 1- I didn't understand the explanation of the CU (Control Unit). How do signals control, for example, whether the ALU should add, subtract or perform a logical operation? This doesn't make sense to me. 2- In this case, control signals determine the operation that the ALU should perform. But wouldn't the ALU itself do this? [](https://i.sstatic.net/QsPpTwZn.png)
Answer 1 (3 votes):
The function of the control signals are determined by the design of the ALU, so my answer should be considered as one possible implementation. That being said, the simplest answer is that control signals control a multiplexer. The A and B input signals are fed into all of the building blocks of the ALU, e.g. an adder, a set of bitwise AND gates, a set of bitwise OR gates, a set of bitwise XOR gates, etc. The multiplexer selects one of those blocks' outputs and passes it through to the ALU output. Other control signals control input multiplexers that determine which of a set of inputs are actually fed into the ALU. One exception is performing twos-complement subtraction on a ripple-carry adder; recall that subtraction is simply adding A + B' + 1. You can accomplish a subtraction with a 'subtract' signal by bitwise-XORing B with the subtract signal, and applying it to the least significant bit's carry-in input. Then, when the subtract signal is asserted, the XOR gates complement B, and the LSB carry-in provides the extra +1. The control unit outputs the correct control signals for the current instruction / micro-instruction, and the multiplexers in the ALU use them to select the proper output. It's all multiplexers.
Discussion on this answer:
Comment: +1 on mentioning a multiplexed operation that "chooses" the operation. This is exactly what I was taught when I was learning how a typical MIPS ALU worked. More information can be found [here](https://ww2.cs.fsu.edu/~dennis/teaching/2013_summer_cda3100/week7/week7-day3.pdf) starting on Page 27 of this document. Multiplexing also appears in subtraction operations as well.
Answer 2 (3 votes):
To provide more of a visualization of Matt's answer, here's a good diagram of how MIPS architecture handles their operations. This is a 1-bit ALU: [](https://i.sstatic.net/658O4z9Bl.png) Picture can be found in the textbook _Computer Organization and Design MIPS Edition: The Hardware/Software Interface_ by Patterson and Hennessy. So you can see the "Operation" bit(s) that "selects" the operation that multiplexes a particular function that can be performed between "a" and "b": add, AND, OR, less than, subtract, etc. If we invert "a" or "b", as shown with "Ainvert" and "Binvert", we can perform a subtraction. There are other operations like overflow or zero detection. More operations can be accomplished, which has been proven with more modern architectures but this is simply just an example of a 32-bit MIPS ALU: [](https://i.sstatic.net/19SvqUH3.png) Picture from the same source as mentioned above. So basically in order to get a result from two numbers, you are first choose an operation, e.g. `0x02` for addition shown here, then the binary numbers for "a" and "b", e.g. `a[0:31] = 111010...001` and `b[0:31] = 101010...010, and then it will output the result, e.g. 010 (for add) 111010...001 (a), 101010...010 (b) --> (1)010100...011 stored in memory but oh wait, there's an overflow with the extra (1)... Raise that flag` This is pretty much how your Assembly works.
Answer 3 (2 votes):
The ALU is just a bunch of building blocks to add and subtract and stuff. Sometimes it must include the carry, sometimes it must not. Sometimes it is required to shift bits left, sometimes right. There are a lot of things it does, but it needs to be told whether to add or subtract or shift, and what features and behavioural quirks to use while it performs some function. It is given some operands, and some supplementary information like "add" or "shift", "ignore the carry" or "to the left", and does its work. It has no idea where those operands and other flags come from, or who is "listening" to the result. All of this information is encoded in the instructions that the microprocessor is executing, but the ALU does not know how to decode those instructions. The ALU doesn't know which bit in the instruction is the "left/right" flag for a shift operation, or which instruction bit signals that carry must be ignored. It doesn't know or care where the operands and flags come from, or where to send the result once it's done. Instructions that employ the ALU all have bits in certain places that tell the CPU what to do, such as "store the result in register A", "fetch the operand 1 from register B", "fetch operand 2 from register C", "add the operands" and "ignore the carry". Those same bits might have very different significance for different types of instructions. A branch instruction might employ those same bits in the same positions to indicate very different things, like "branch relative" and "only if carry set", but it is _not_ the job of the ALU to interpret the contents of the instruction. The job of interpreting instructions, determining the role of all the bytes and bits in various positions within in each instruction, is performed in part by the Control Unit. The Control Unit's role is to route (multiplex) operands from the appropriate sources (registers B and C, for example) to the ALU, provide the ancillary signals (like "add" and "ignore carry"), in a form that the ALU expects. Once the ALU has done its job and presented its results, the Control Unit then routes those results to the appropriate destination, such as register A or the data bus. CU: tells the APU what math to do, providing the necessary data to operate upon, and flags indicating specific behavioural "tweaks", and routes the result to the appropriate destination. ALU: does the math, unconcerned with where the data comes from or where the result goes to.
Answer 4 (0 votes):
The ALU can take two numbers in, do some operation to the two numbers, and output the result. It can do any one operation out of many available but it must know which operation to do. The information which operation to perform comes from the control unit. So the ALU just does the operation that it is told to perform. The control unit can't do anything with the numbers itself but it knows which operation should be performed on the two numbers and sends that information to the ALU so the ALU can choose to do the correct operation.
Answer 5 (0 votes):
> I didn't understand the explanation of the CU (Control Unit). How do signals control, for example, whether the ALU should add, subtract or perform a logical operation It's the same as in a simple calculator. The human operator is the source of control inputs. In an ALU, the instruction stream provides the control inputs, via the instruction decoder. The calculators - or ALUs - can be designed in many different ways. The exact way this _behavior_ is achieved can vary a lot. For example, a calculator may have a microcontroller, so choosing the operation based on control inputs from the keypad is done in software. > control signals determine the operation that the ALU should perform. But wouldn't the ALU itself do this? The ALU is a calculator. It doesn't decide what to do by itself, it wouldn't be very useful then. Sure, there are single-function calculators and they are very useful - e.g. the adder within an ALU, or a mechanical cash register adding machines - but we don't call them ALUs. We call them ADDERS. * * * When making homebrew computers out of easily available digital chips, the simplest ALU is often a bunch of memory chips. They take e.g. a 16 bit address in, and output an 8 bit output. Paralleling the RAMs or EPROMs lets you have wider output, and more than just one function. The memory is loaded with a table of values of the function it is to perform. So you can think of there being _two_ sets of control inputs, disjoint in time: 1. The initial table load into RAM or EPROM, which determines the exact operation performed (e.g. addition, squaring, reciprocal, etc.) 2. The subsequent selection of output from just one function's RAM chips. That determines which of the preloaded tables is used in the calculation. It used to be that memory chips were very expensive - that's not really the case nowadays. So, it is a feasible approach for homebrew computers, but was not really possible in consumer computers back in the 80s-90s. Memory is, in a way, just a programmable arbitrary logical function generator. So, taking this approach to conclusion, you can build an entire computer out of memory and a couple of latches. One example is [THE GRAY-1, A HOMEBREW CPU EXCLUSIVELY COMPOSED OF MEMORY (pdf)](https://bailleux.net/pub/ob-project-gray1.pdf).
================================================================================
|
Discussion Chain ID: 701457
================================================================================
User asked: Two X capacitors from lines to ground- why? GFCI fault, even after replacement
I'm trying to repair a very old printer (circa 1980). When I plugged it in, the GFCI outlet protection immediately tripped, even with the printer turned off. The hot side of the cord is connected to the on/off switch (and is wired correctly), so the only failure path seems to be the 0.1uF X capacitor connected from hot-to-ground before the switch (note that it's an X, not a Y capacitor here). The configuration seems odd to me, because there is _another_ X capacitor, same value, connecting neutral-to-ground. Setup looks like this. It's an AC linear power supply circuit, and not much else is going on on the primary side of the transformer: [](https://i.sstatic.net/MDkqd.jpg) I assumed age failure in the safety cap(s), so I first disconnected the first one (hot to ground) and powered on the device and didn't trip the GFCI, and appeared to switch on correctly. So I replaced both the X caps with new X2 caps at 0.1uF, but the hell of it is, the original problem came back: immediate GFCI fault on plugging it in. The cord itself is fine, and an ohmmeter finds expected open circuit between all the relevant terminals (i.e., there's no obvious dead short between hot and neutral or hot and ground). I am not looking for specific help debugging my printer per se-- I suppose it could be various things. (Though if the pattern of behavior here seems immediately suggestive to someone I'd love to hear that too.) But I would like to understand what the arrangement of two X caps from each side of the AC to ground is intending to do? I haven't seen that before and I'm having trouble reasoning about it. I'm hoping that comprehend what I'm looking at will help me troubleshoot smartly.
Discussion:
Comment: If you 'remove' the capacitors (for a test) can you plug it in and test a bit?
Comment: @Wendall When I removed the capacitors from the circuit and turned the switch on, an LED on the board illuminated so I assume it's doing OK (I have the main board out from the printer body). Or is there something else you're asking? Thanks
Comment: Isn't the symmetrical X-cap arrangement to allow L-N reversal with non-polarised plugs?
Answer 1 (5 votes):
**Preamble** As I tell regularly: EMC is a holistic topic. There's not a whole lot that can be said about a small snippet, in isolation, and almost always there are contributions from seemingly unrelated elements. (The most common and important omissions probably being other connectors or boards, critical information as they determine the common mode self-impedance, where and how noise can flow across the system.) So I will lecture about this, only briefly, in the hopes that a few more readers see and appreciate this about the topic, and consider repeating it themselves in comments and answers when the need arises. This is unfortunately a platform wholly unsuited to soapboxing (well, and with good reason; but this subject happens to be one that would benefit from it, IMHO), so I accept the Sisyphean task of adding this note every time. Anyway, as an EMI resolution is not being sought, it doesn't seem worthwhile or necessary to close the topic, and mere speculation will suffice. * * * The likely purpose is to shunt RF noise to ground. This includes some noise coming in from the line itself; a single modest-value cap won't do a whole lot, but perhaps a minor reduction is sufficient. Likewise, it provides reduction of outgoing noise. Since a chassis connection is used, we can assume a metallic enclosure, which acts as a ground/reference plane for RF purposes. The AC cord entering the enclosure, then, can be treated as an RF port. A port is a location within a circuit/system, that can be treated as zero-dimensional for purposes of circuit analysis, up to some limiting frequency. That is, we don't care about the length or width of the wires or connectors or pins in the immediate region, it acts point-like for all frequencies up to, say, 100MHz or so -- typical frequencies where electrical and electronic equipment are likely to have emissions. That is, we can use AC steady-state circuit analysis, and draw an RLC equivalent circuit where, equivalently: the length dimension of that circuit is zero; or the speed of light is infinite. That is, when we do AC analysis, we're assuming all nodes/meshes in the circuit change simultaneously with each other. Conversely, we must be cognizant of the speed of light, when wire length is not negligible, when the length of nodes or loops is comparable to a fraction of the wavelength at the maximum frequency being considered, where transmission lines are used (in a more explicit and intentional sense), etc. A cable passing through an enclosure, serves this role, because the hole in the enclosure can be much smaller than the wavelength of interest (i.e., 100s MHz, ~m wavelength; a 1 cm hole is "pointlike"), and so too, the filter can be close to it. The capacitors in question might be 1 or 2 cm long, which are again quite small, so can be treated as an RLC series equivalent circuit (which is where ESR and ESL come in). Placing a filter network at this port, provides filtering, while eliminating sneak paths: if it were not point-like, there would be some stray wire length, or ground-return path, or lack of shielding, etc., which manifests as extra series inductance, or a transmission line (a 1-dimensional structure), or where full fields have to be considered (full 3D structure), and at the very least we must expand the scope of our analysis (to include nearby connections), but in the process we will eventually violate the "point-like" assumption, and our model falls apart. Using a metal enclosure provides separation, localization -- shielding, necessary to enable this kind of analysis. As for what the rest of the circuit is doing, who knows, but given the switch and transformer, it's possible that the circuit after the transformer is quite noisy, and the transformer is wound in such a way that just enough RF noise coupled across it, and they needed the extra filtering. Transformers, themselves, are filter networks. You may have an inkling of this already. As a ball of wire spooled up around insulators and more metal, the length and arrangement of all that wire, makes a difference for its RF response. Mostly, leakage inductance is dominant (a consequence of the two windings being spooled up separately, the most common being horizontally-laid layers stacked one block at a time, or rectangular banks side-by-side; the blocks can be interleaved (alternating pri/sec layers, say) to reduce this, but there's largely no point for mains power transformers; this is an important technique for wideband signal and SMPS transformers, though), which manifests as series inductance, providing additional filtering value with the capacitors. It could also be as trivial as attenuating noise from the switch. The transformer is inductive, so at the instant of turn-off, when the mechanical contacts begin to separate, in those first few microseconds, the separation grows to some micrometers; meanwhile, residual charge (flux) in the transformer begins to discharge into the now-very-high impedance (an ~open circuit; mostly, transformer capacitance dominates at this stage, so the voltage rises linearly with time), and the dV/dt at the transformer is higher than the switch's d(gap)/dt and pretty soon breakdown voltage is reached, causing a spark. Since the contact has barely opened (some micrometers), this can happen in just a few hundred volts (give or take what mains voltage is at, at the same instant; consider what happens if switching randomly at any point during a 60Hz cycle, which also determines residual flux). The transformer's winding capacitance discharges into the mains network, emitting a fast, high-voltage pulse; the risetime can be fractional ns (air sparks are fast!), and the duration some 10s or 100s of ns. Pretty quickly the spark current decays, it cools off, stops conducting, and the cycle repeats: the transformer's inductance continues to discharge into capacitance, but next time, the switch has opened a little bit more, so the breakdown is a little higher, and so on. What ends up happening is a rapid-fire machine-gun burst, with the amplitude per pulse increasing and the time between pulses decreasing (as it takes more time for less remaining charge to reach a higher breakdown voltage). The pulse repetition rate can be 100s kHz. Finally, the transformer voltage rings up to just below the contacts' breakdown voltage, no spark occurs, and the winding rings down on its own (usually around some 10s-100s kHz). Usually, an R+C is placed across the switch to snub this: the increased capacitance gives a far slower dV/dt as the transformer discharges, and the R provides some damping along with the transformer's own resistance. The R also serves to limit switch-on current, which would otherwise dump the capacitor's charge into the switch contacts, eroding it rapidly. Putting capacitors at the line, serves a similar purpose, but only attenuates the spark-dump waveform without preventing it entirely. It's possible they chose this route for a combination of reasons; perhaps damping the switch sparking was a lower priority, or not a concern at all. And regardless of what the switch is doing, if they needed to deal with electrical noise, filtering is required. A more modern alternative would probably be a line-entry module incorporating a common-mode choke (CMC) and smaller Y-type capacitors. The choke increases the impedance between load and filter capacitor(s), allowing smaller capacitors to do the same job -- hopefully. We of course cannot conclude from here, whether a CMC would provide enough impedance compared to the transformer itself, which likely has a modest impedance already. Back in the '80s, GFCI circuits were only in common use I think around water -- outdoors, bathrooms and kitchens; it seems unlikely one would need to use a printer in these locations, and perhaps they didn't have other ground-leakage standards to worry about in those days, so considered the X-caps sufficient. Now that GFCI/RCD for all circuits, or whole-house, is becoming widespread, such equipment is effectively being outlawed; and perhaps justifiably so, as, consider if the ground pin came loose for some reason (bad outlet, wiring, frayed cable, etc.): a person touching the chassis would be connected by a whole 0.1µF to mains, definitely enough to feel a tingle, and a potential hazard given the ~~right~~ wrong circumstances. X capacitors are also not rated for line-to-ground service (the definition is line-to-line, with some other considerations like self-healing), and could create further hazards. One can still operate such equipment, safely and unmodified, with the use of an isolation transformer.
Discussion on this answer:
Comment: Thank you for these thoughts Tim. I follow most of it OK. Salient to me is the note you end on here— that the GFCI trip is not indicating a fault in the circuit and that it could simply be behaving as designed— just leaking enough current through a functioning safety cap to trip the outlet. Two observations: one, the X caps appear to be a last minute addition to the design— they are not in the schematic and the way they are affixed suggests post-PCB-layout. So maybe the switch was too noisy as you suggest and that was the bandaid.
Comment: Second observation: you suggest an isolation transformer, but the one I have (as well as others I’ve seen) isolate hot and neutral but pass protective earth straight through. Won’t that have the same problem with leakage to ground? Or does the isolation mean that current will simply not flow anywhere with the switch off? I guess I can try and find out.
Comment: It could also be that they were intended as chassis-level components and it just seems a little jank; or they were found necessary relatively late into EMC testing, and a stop-gap measure was simply the best way to move into production (board revisions were more expensive back then); or maybe a chassis connection wasn't present on the board, so might not be effective for the reasons outlined above. The isolation transformer has no other ground-return path, it loops through the secondary alone; try a simulation if you like. :) And yes, earth should still be connected through it.
Comment: Thanks again. What if, instead of using an isolation transformer or removing the caps, I instead put one X cap across the line rather than have any to ground? If i do this, won’t the leakage (hot to neutral) be copacetic with the GFCI detection and ignored, while still providing some filtering?
Comment: Most likely (assuming the transformer is fine), but then there can be common-mode noise, between [H and N together] and earth/chassis. It filters only differential-mode noise. Hence why we use smaller capacitors: less ground leakage current, but also less filtering, hence why we also use CMCs.
Comment: Yeah, the current filter setup is outside IEC 60950 limits (4.5mA at a nominal 120V line vs. 3.5mA for class I appliances), and edging into the 4-6mA trip band of a GFCI, so its no wonder it's being a problem. I'd remove the caps myself, and if it produces out of limits EMI, put a proper mains filter module in their place
Comment: The last minute addition theory is a good one. Equipment has to be type approved for EMC and this is done by testing by specialist providers. If a problem was found during this testing the chances of the capacitors being put in as a quick cheap fix without reworking the PCB are high.
Answer 2 (3 votes):
Your DC resistance meter is not seeing the same impedance as the AC supply the capacitors are allowing some AC leakage to ground which is tripping the GFCI. As Tim has so eloquently explained the capacitors are there for noise reduction. Helping to reduce noise transmitted to the printer and to the mains supply from the printer. Try connecting the printer without the capacitors. If you do not notice any effects due to noise on other equipment in the house or the printer leave them out.
Discussion on this answer:
Comment: Thanks Roy. What is surprising to read in both your and Tim’s response is that the GFCI trip may not actually indicate any fault with the printer but instead be inherent to the circuit design. That’s surprising to me— I’ve plugged countless stuff from the 70s and 80s into my workbench outlets without seeing this— but I buy it if it makes sense to you folks. Thanks
================================================================================
|
Discussion Chain ID: 405715
================================================================================
User asked: If you have two identical but oppositely wound inductors does the inductance effectively cancel?
I was just curious if the effect inductance of a branch of a circuit would cancel if you put two identical but oppositely wound inductors in series. It's not something I have come across.But looking at the change in signs I imagine this to be the case. Someone mentioned it to me regarding wound resistors in a circuits, and splitting them into 2 resistors in series, with opposite winding to reduce/attempt to cancel the inductance. I have also recently needed to place several surface mount inductors in series, and I have no way of identifying which end is which, or the winding directions. They are not all the same make or model.And I have had difficulty measuring their inductance.
Discussion:
Comment: It would depend primarily on how well the two inductors are coupled. A practical application of this is used in wirewound resistors to reduce their parasitic inductance, but in this case the windings are done on one form bifilar or Ayrton-Perry winding topologies are used. They tend to be a niche application because it's expensive to produce than a simple helical coil.
Comment: Manufacturers do put polarity marks on inductors for some applications to reduce such mutual coupling effects.
Answer 1 (11 votes):
It depends of the extent of their mutual inductance. Roughly speaking, if they are wound on the same ferrite core, they have a large proportion of their inductance that is mutual (as in a transformer for instance), so they would mostly cancel. If, as it seems to be in your case, they are separate components, they are wound on separate cores and have little mutual inductance. In case of air inductors or resistors as mentioned, the distance between them and exact geometry has to be taken into account and only an electromagnetic simulation software can tell how much is canceled, but that would be much less than a complete cancellation.
Answer 2 (3 votes):
If you put two inductors in series with a common axis, there will be little cancellation. If the two were put into close proximity side-by-side you'd get more, but probably not much. It is possible to get non-inductive wire-wound power resistors. These essentially take a single conductor, fold it in half, then wind the resulting doubled wire on a core (not a magnetic core). Because the halves are physically close, the voltage rating of the resulting resistor is less than with normal construction (winding the wire on a core), but the inductance is much less.
Answer 3 (2 votes):
In reality, it will never cancel completely! The equivalent inductance is: [](https://i.sstatic.net/HEH8g.png) Mutual inductance is always less than the sum of the inductance. When two inductances are identical (L1=L2=L) and perfectly coupled (M=L), then it will be completely cancelled but I don't think it happens in reality. To find the polarity of your SMD you can measure the total inductance in series connection in both polarities and if there is at least a small mutual inductance, you can see the difference in the measurement. (if series connection in the same polarity, the total inductance will be L1+L2+2M)
================================================================================
|
Discussion Chain ID: 405711
================================================================================
User asked: MikroC trigger interrupt in compiler
I am trying to test the interrupt function at home without a board to push buttons etc. I gave up on my code and copied an example but still cant make it work. Below is the sample code. In the while loop it sets the bits on but the interrupt doesn't get called. I have a break set in the interrupt. Maybe this isn't possible to test? My end result is I need to test for button1 and button2 being pressed. I know how to do that without the interrupt but need to follow the lesson. The professor wants us to use the interrupt. Thanks for help! unsigned short sync_flag; char bad_synch; // variable for detecting bad synchronization int cnt = 0; // Global variable cnt void Interrupt() { // This is external INT0 interrupt (for sync start) // - once we get falling edge on RB0 we are disabling INT0 interrupt if (INT0IF_bit && INT0IE_bit) { cnt = 0; sync_flag = 1; INT0IF_bit = 0; INT0IE_bit = 0; PORTD = 0xFF; } } void main() { ADCON1 = 0x0F; // AD converter off CMCON = 7; sync_flag = 0; // sync_flag is set when falling edge on RB0 is detected while(1){ TRISB = 0xFF; // Set PB0 as input TRISD = 0x00; // Set PortD as output PORTD = 0x00; // Starting value for PortD INTEDG0_bit = 0; // Interrupt on falling edge on RB0 INT0IF_bit = 0; // Clear INT0IF INT0IE_bit = 0; // turn OFF interrupt on INT0 GIE_bit = 1; // enable GIE while(1){ bad_synch = 0; // set bad synchronization variable to zero sync_flag = 0; // reseting sync flag INT0IF_bit = 1; INT0IE_bit = 1; // enable external interrupt on RB0 (start sync procedure) } } }
Discussion:
Comment: Which MCU are you targeting?
================================================================================
|
Discussion Chain ID: 405708
================================================================================
User asked: USB-C Strange voltage bias detected on shield and unconnected pins interfering with signal
I'm having trouble figuring out why there is a 1.8 V bias on the shield and the unconnected pins of my USB-C connector. Some background... I am attempting to use USB-C connectors to connect two ICs together across two boards and also pipe the USB data from a PC to the second IC. So the configuration looks like this: [](https://i.sstatic.net/EQVjo.png) So the regular USB lines (GND,+,-,VUSB) are adapted, so to speak, through the USB-C connectors. I've tried to use the extra pins on the USB-C connectors for the data, clock and reset lines required to connect the two ICs across the two boards. It seemed like a good idea since I need a user friendly way to connect the two boards and USB-C provides plenty of unused pins that I could repurpose. So far nothing is working as it should. I see a mysterious 1.8V bias on all the unconnected pins of the connector as well as the shield which seems to also be interfering with my signal. It shows up on the data line, but not the clock which is odd. Here is a capture showing the bias: [](https://i.sstatic.net/0ihdt.png) Is there something fundamentally wrong with using the USB-C connectors in this way? I want to provide a common connector so that the second board can be charged conveniently as it is a battery powered device. The first board is a programmer for the device and it requires 3 pins to do its job. This seemed like an ideal solution until I found out what a challenge USB-C can be. I would really appreciate any guidance from folks who have experience working with USB-C and who can tell me what I am doing wrong. Is there any way to make this work? Thanks so much!
Discussion:
Comment: Type-C is just a connector, it can't bias anything. Double check all other electronics that you have crafted. Cables, however, might have some active components, but only on CC1/CC2 lines.
Comment: The really odd thing is that the bias is 1.8 V, like it is being caused by something acting like a divider somewhere. It it were shorted to the high side, it would be 3.3 or 5 V, and if it were shorted to ground it would be 0 V. If it were truly floating I would see the characteristic 60 Hz noise from the probe pickup. It's def a 1.8 VDC signal... but from where? I tested the continuity of the pins and nothing appears to be shorted at least as far as I can tell.
================================================================================
|
Discussion Chain ID: 405704
================================================================================
User asked: What's the purpose of this circuit section?
I'm experimenting on VCA circuits and found the same (or similar) pattern in many linear VCA projects found in internet using LM13700 OTA. The specific section I'm curious is made by an Op-amp, a transistor, a diode and some passive parts, and is used to feed Control Voltage to OTA's _Iabc_ "amp bias input". In this example image, is composed by parts R2, IC1A, D1 and Q1. [](https://i.sstatic.net/5nNjg.png) Can somebody explain the purpose of this section? It seems to me like a voltage-to-current converter (it makes sense, since CV is a voltage and _Iabc_ is a current), but I'm not sure.
Answer 1 (3 votes):
Yes, that's exactly what it is. The current through R2 is CV1/3.3K and that current (minus a small amount of base current) flows from the collector of Q1 into the bias pin. The bias pin is a couple diode drops above the negative rail so the maximum current is about (1.5V - V-)/8.2K before Q1 saturates. The diode D1 protects Q1's base-emitter junction against reverse breakdown.
Discussion on this answer:
Comment: Nice to know. Thanks, specially for the clarification of the purpose of the diode.
================================================================================
|
Discussion Chain ID: 405698
================================================================================
User asked: LSE fail to enable
I am using a blue pill with STM32F103C8 and I am trying to debugg my programm but every time it is stack in the activation of the LSE clock (LL_RCC_LSE_IsReady() != 1) I have the following system clock configuration: /* Set FLASH latency */ /* How many clock cycles should SYSCLK wait to access flash memory */ LL_FLASH_SetLatency(LL_FLASH_LATENCY_2); /* Enable HSE oscillator */ LL_RCC_HSE_Enable(); while (LL_RCC_HSE_IsReady() != 1) { }; /* Enable LSE oscillator */ LL_PWR_EnableBkUpAccess(); LL_RCC_ForceBackupDomainReset(); LL_RCC_ReleaseBackupDomainReset(); LL_RCC_LSE_Enable(); while (LL_RCC_LSE_IsReady() != 1) { }; /* Main PLL configuration and activation */ LL_RCC_PLL_ConfigDomain_SYS(LL_RCC_PLLSOURCE_HSE_DIV_1, LL_RCC_PLL_MUL_9); LL_RCC_PLL_Enable(); while (LL_RCC_PLL_IsReady() != 1) { }; /* Sysclk activation on the main PLL */ LL_RCC_SetAHBPrescaler(LL_RCC_SYSCLK_DIV_1); LL_RCC_SetSysClkSource(LL_RCC_SYS_CLKSOURCE_PLL); while (LL_RCC_GetSysClkSource() != LL_RCC_SYS_CLKSOURCE_STATUS_PLL) { }; /* Set APB1 & APB2 prescaler*/ LL_RCC_SetAPB1Prescaler(LL_RCC_APB1_DIV_2); LL_RCC_SetAPB2Prescaler(LL_RCC_APB2_DIV_1); /* Set systick to 1ms in using frequency set to 72MHz */ LL_Init1msTick(72000000); /* Update CMSIS variable (which can be updated also through SystemCoreClockUpdate function) */ LL_SetSystemCoreClock(72000000); Can anyone understand why?
Discussion:
Comment: Not really. Is the LSE on the board populated? Is it functional? Do you have a method to check whether it is oscillating or not?
Comment: @Arsenal I am sure it is working because I can run other programms.
Comment: Well debugging should be pretty straight forward then. Look what the functional code does and what this code does not. Might be something in the GPIO configuration.
Answer 1 (2 votes):
I find the solution: LL_APB1_GRP1_EnableClock(LL_APB1_GRP1_PERIPH_PWR); LL_PWR_EnableBkUpAccess(); LL_RCC_ForceBackupDomainReset(); LL_RCC_ReleaseBackupDomainReset(); LL_RCC_LSE_Enable(); I should first enable the peripheral power bus(LL_APB1_GRP1_EnableClock(LL_APB1_GRP1_PERIPH_PWR))
================================================================================
|
Discussion Chain ID: 405691
================================================================================
User asked: Sending few commands with BLE without microcontroller
I am completely new to electrical engineering, but I am trying to build a small device with three buttons circuit, each one of them would send a different command to the mobile phone via Bluetooth low energy module (I would like to use [EYSHSNZWZ Bluetooth Low Energy Module](https://www.semiconductorstore.com/cart/pc/viewPrd.asp?idproduct=70779) for its size). So the main question, can I run this idea without any microcontroller? Can I even connect it without the microcontroller?
Answer 1 (5 votes):
The module already includes a microcontroller. The website you linked to says: > The on-chip processor has sufficient space for many applications, so a carrier board may only include sensors and a battery. The module is based on a Nordic nRF52832 chip that has an ARM Cortex-M4F, which includes 512Kbytes of flash memory and 64Kbytes of RAM. You'll need to write some code for it in order to convert your contact closures into appropriate messages, but the only additional hardware you'll need is a power source, the switches and possibly some pullup resistors.
Answer 2 (0 votes):
Do you need the smallest possible form factor or is it acceptable to start with a larger breakout board to work out your design and miniaturize from there? SparkFun has a breakout board specific to this bluetooth module and a nice tutorial to get you started with the programming environment, getting the chip into bootloader mode and uploading your program: <https://learn.sparkfun.com/tutorials/nrf52832-breakout-board-hookup-guide> I haven't used this specific BLE module but if you follow their instructions and run in the Arduino IDE you'll basically just be looking to set a hardware interrupt on 3 of your GPIO pins with a handler that would help debounce and queue a command to be sent by a periodic task handler.
================================================================================
|
Discussion Chain ID: 405687
================================================================================
User asked: How do I fix the speed of a generator?
If I need to generate power at a specified frequency, then I need to make sure that the rotor of the generator rotates at a specified speed (rpm). But when I am rotating it with steam or water how do I control this speed? It seems to me that the mechanical forces that rotate the generator somehow has to balance to achieve this. How exactly is this done?
Discussion:
Comment: With some sort of throttle on the prime mover, adjusted so that power in equals power out (plus internal losses).
Comment: I'm pretty sure that large generators attached to mains are forced into synchronicity by the influence of all the other things attached to mains; if the generator slows down any, there would be a motor torque applied by the mains power pulling it back towards synchronous speed, and likewise if it speeds up. This is a problem in itself rather than a solution, though, because if your generator starts running as a motor it's likely to tear itself or things attached to its shaft apart; it's not made to operate like that.
Comment: Wasn't the flyball governor on Watt's steam engine essentially doing this through mechanical feedback?
Comment: The faster the generator tries to spin, the more current you could draw from it to make it slow back down. That requires a variable load of course.
Comment: This is awfully broad for a question. In sum, your options are to either vary the incoming power, vary the load, or forget about frequency regulation altogether and do something else (use a DC load, a load which doesn't care about frequency, or use a frequency transformer). I don't think it's possible to reasonably pick an option given that you disclosed zero information about your system.
Answer 1 (18 votes):
**Electrically** Some systems do this electrically. The generator either generates DC, or the variable-frequency AC is rectified to make DC, and then an inverter makes the desired AC frequency. Common on more modern small wind turbines. **Mechanically** Other systems are mechanically controlled to get the desired frequency. The mechanism used would be called a [governor](https://en.wikipedia.org/wiki/Governor_\(device\)). Most simple mechanical governors are not very accurate, so this would not be good enough for a grid connected device. It is also possible to make more accurate governors which work mechanically in a similar way to the paragraph below, these are commonly used on internal combustion engines. **With Feedback** Another approach, and probably the most common is to have some form of feedback. A microcontroller monitors the frequency being generated, and adjusts the mechanical system via some form of servo to get the right frequency. For example, it could open and close a sluice gate to adjust the water flow through a turbine. A more complicated system could adjust both a sluice gate and the turbine blades to keep the correct frequency while also varying the output power. **Grid Synchronous operation** In some cases, it might not be necessary at all. If you have a small wind turbine, connected to the mains grid near a coal power station, you could just hook it up and forget about it. The huge turbines in the power station will stabilise the grid frequency, and fix the rotation speed of the wind turbine. If the wind blows harder, you'll just get more current, and a slight power factor shift. Note that as more and more wind turbines get added, the folks who run the power station will get less and less happy about this, so the grid operator will eventually ban it.
Discussion on this answer:
Comment: It's probably worth mentioning doubly-fed induction machines here. They use an induction machine simultaneously as both a generator and a rotary converter to keep the output frequency constant with varying input frequencies.
Comment: @Felthry I didn't include them because I'm not sufficiently familiar with them. Feel free to propose an edit though.
Comment: I would, but Andy's answer already takes care of that.
Comment: Perhaps worth noting that in practice, multiple/many of these will be happening at the same time. Grid upsets will initially cause weird power flows/factors, feedback systems will respond after some delay, coarse level governors will apply/remove brakes if needed.
Answer 2 (10 votes):
> If I need to generate power at a specified frequency, then I need to make sure that the rotor of the generator rotates at a specified speed (rpm). No, that is not necessarily true. A lot of wind generators use a doubly fed induction generator (DFIG) and that can regulate frequency by controlling the rotor winding: - [](https://i.sstatic.net/MfIEZ.gif) They can convert power at one frequency to another frequency i.e. they can produce 50/60 Hz even though the rotor may be running too slowly. This is done by injection of an AC current into the rotor coils. The control system that acheives this may also be able to alter pitch angle of the turbine as another means of increasing or decreasing mechanical rotation speed. For more information please [read this EE answer](https://electronics.stackexchange.com/questions/394957/working-of-a-doubly-fed-induction-generator-dfig-in-wind-turbines). > But when I am rotating it with steam or water how do I control this speed? There can be situations when there is too much rotational speed and although the DFIG can deal with this it is best to have a combined approach such as the pitch angle control shown in the above picture. However, the inevitable bottom line is that if you have a plentiful source of mechanical energy and very little load demand at that moment, then you have to un-hook the generator from the grid. If you don't "have" a grid, then you have to have a back-up supply that can supply the low power demand and this usually means a diesel generator or solar power via an inverter.
Answer 3 (3 votes):
That is what a [governor](https://en.wikipedia.org/wiki/Governor_\(device\)) is for. The mechanical version is a device that will use centrifugal force or a blower to actuate the throttle/intake to slow down the engine when the speed climbs too much. You can make it electronic with an RPM sensor and a electronically controlled throttle/intake.
Discussion on this answer:
Comment: Mechanically throttling the input with a brake generates heat and wastes input power....
Comment: @rackandboneman he isn't talking about that, and that's not how governors work.
Comment: @Harper to be fair some governors do work by using braking however for generators you would be adjusting the mechanical energy generated instead of wasting it.
Answer 4 (3 votes):
In my (limited) experience of generator design, you have to look at multiple factors: * Speed of mechanical input (turbine, wheel etc) * Power of mechanical input * Output voltage * Output current * Output power (which depends on voltage and current, but you usually want to maximise this, at a peak power point) In many cases what you want to maintain is a constant voltage output, which will vary with the electrical load; higher current would make the output drop. In your set up, you only care about the speed of the shaft (for whatever reason that is). There are two ways to do this: control input power or control output power. If you know that your mechanical power will always be more than the output power, you could use a governor or similar, which will limit the shaft power to keep the speed constant. This will control the input power in a simple manner. If you can't guarantee that your mechanical input is higher, you'll need to limit your output power in some way. I have done it where we controlled the output current via a PID feedback controller to keep the shaft speed at fixed values. But that was in a DC system, where we had a large battery to push the current into during high supply times, and draw from during lower supply times.
Answer 5 (0 votes):
This isn't the way it _is_ done, but it's a way it _could be_ done: vary the load in order to modulate the speed. You can imagine a (potentially very large) auxiliary load bank in addition to the normal load, with the input power source sized so that it will provide at least enough power for the normal load under all conditions. This isn't completely unthinkable for hydro setups, since the head is the usual determinant. Then, as the load and the input vary, the auxilliary bank is controlled so that the total demand on the generator produces mechanical loading on the input which maintains the output frequency at the desired point. And no, this isn't a serious suggestion, but it _could_ be done.
Discussion on this answer:
Comment: So the auxiliary bank could be used to pump some water back uphill? Sounds stupid, but isn't that the same as charging a battery?
Comment: @amI: It's similar, but [pumped-storage hydroelectricity](https://en.wikipedia.org/wiki/pumped-storage_hydroelectricity) is a smart choice because it costs far less than the batteries that would be required to store the same amount of energy.
Comment: Storage is good, but you would never power a battery charger off the battery itself (pump hydro using hydro power). I guess the aux load would need to be a 'controlled' customer (that is willing to accept <100% duty).
Comment: I have had to do exactly this for a small 10Kw system. The inverter charging our batteries won't accept a frequency above 52hz. Our generator under light load delivers 52.5hz. Turning on more air conditioners slows the motor and we get the frequency down so it can charge our backup system.
================================================================================
|
Discussion Chain ID: 405686
================================================================================
User asked: Geometric representation of GMSK signal
Can anyone provide me the geometric representation of GMSK signal? Also, am I correct in saying that bit energy of GMSK is same as its symbol energy since MSK is a binary modulation scheme with only two signalling frequencies?
Answer 1 (1 votes):
First, let's talk about MSK. MSK, just like 2-FSK, have 2 symbols, therefore, the baseband signal for both of them is no different, just a string of one-bit values. However, the passband signal differs in a way that when the frequency changes (resulting from a change of bit value), it does not involves abrupt phase changes. If you are familiar with a DDS, imagine it as changing the frequency tuning word for the phase accumulator without resetting the phase accumulator to 0 first, but letting the phase accumulator continue on its current value, just in a faster or slower way, depending on its frequency tuning word. Now, similar to MSK, GMSK also does not involves abrupt phase changes in the passband, but, different to both FSK and MSK, its baseband signal is Gaussian filtered first, therefore, it does not look like a regular string of ones and zeros anymore, but a smoothed out string of ones and zeros. Therefore, in the passband, frequency changes are smoothed out. Here is a picture of a GMSK baseband signal with BT = 0.4. [](https://i.sstatic.net/Z1uvO.jpg) As you can see, even though it is essentially a 2 symbol modulation, the "ones" and "zeros" are smoothed out, making smooth frequency transition in the passband. I hope this helps clears up a bit about how GMSK modulation works. EDIT: Oh yeah, about the geometric representation, it basically just turn clockwise when it is transmitting one symbol, and anti-clockwise when transmitting the other. BUT, it phase should be continuous, meaning it does not jump from one point in the IQ plot to another far distanced point at any time. AND, when it is about to turn clockwise from anti-clockwise (and vice versa), it does that smoothly, by first slowing down, stops, and slowly ramps up the speed of the reverse turn (to a maximum value, unless the bit changes again so that it have to slow down and start reversing again).
Discussion on this answer:
Comment: Does the BT = 0.4 inject amplitude variation of size that bothers a distortion-prone RF amplifier? Can you discuss the BT meaning?
Answer 2 (0 votes):
GMSK has 4 symbols, 2 involving frequency changes, and 2 with frequency held constant. Because the GMSK is (ideally) constant amplitude, the vectors move only around the outside (circumference) of the data-eye.
================================================================================
|
Discussion Chain ID: 405683
================================================================================
User asked: Attiny45 12V LED Driver
I want a fading effect on a 12V led strip when power is turned on/off. I want to keep it simple and efficient, so I choose an Attiny45. The problem is that for the Attiny to work, I would first need to step down 12v to 5v and then step up 5v to 12v. Are there any better **alternative led drivers**? If not what circuit should I use in conjuction with the Attiny to accomplish the task?
Discussion:
Comment: You don't need to step 5V up to 12V; you've already got 12V going into the system.
Answer 1 (3 votes):
You only need to reduce the 12VDC to 5VDC to power the ATTINY, you can then use something like a MOSTFET to turn the 12VDC going to the LEDs on and off. You can using the ATTINY's builtin hardware timer to make the PWM smooth and steady. Here is a simple example circuit.... [simulate this circuit](/plugins/schematics?image=https%3a%2f%2fi.sstatic.net%2f5Z9FQ.png) - Schematic created using [CircuitLab](https://www.circuitlab.com/) You can also add a decoupling cap across the ATTINY power pins, but it can work without it at slow clock speeds. Some will say that you need pull down and buffer resistors for the MOSFET gate pin, but you don't. Without the pull dow, the LEDs might blink on briefly when the system powers up before the code in the ATTINY has a chance to initialize the port, and at slow PWM speeds with a 5V driven gate the buffer resistor is unnecessary.
Discussion on this answer:
Comment: I read somewhere that the use of 7805 will generate heat and excessive power loss.
Comment: @Electric_90 The 7805 is a linear regulator, they are not the most efficient type of regulators and some of the energy will be dissipated as heat. A linear regulator of 12Vin to 5Vout is probably around 40% efficient. So the amount of power your attiny is using multiplied by 1.5 is the amount of heat wasted in the regulator. However if you are only using a few mA for a Attiny this should do fine. Else you have to look at more efficient switching regulators.
Answer 2 (0 votes):
[simulate this circuit](/plugins/schematics?image=https%3a%2f%2fi.sstatic.net%2fWtHIH.png) - Schematic created using [CircuitLab](https://www.circuitlab.com/) After some digging on the internet I came up with the following circuit and code for a smooth fade in and fade out effect when power is turned on/off. **CODE :-** #include <math.h> float val; void setup() { pinMode(0, OUTPUT); for(int a = 3000; a<=5000; a++) { val = (exp(sin(a/2000.0*PI)) - 0.36787944)*108.0; analogWrite(0, val); delay(1); } } void loop(){}
Discussion on this answer:
Comment: That capacitor on the LED is just wasting power on the FET. Besides that, this is the same circuit in @bigjosh answer.
Comment: The capacitor is there for fade out effect.
Comment: that can be achieved controllably via PWM from the uC.
Comment: But I want the fade out to occur when power is turned off.
Comment: You can sense the power line with a voltage divider to the ATiny. But what is the purpose of having the uC there then?
Comment: I want to keep things simple. The attiny is there to control the behavior of the light when power is on. If you have a better solution, please post it as an answer to this question.
Comment: it makes no sense to have three answers with the same circuit. You are already using PWM to control the LED,
================================================================================
|
Discussion Chain ID: 405680
================================================================================
User asked: NPN transistor numerical
[](https://i.sstatic.net/Orxrj.jpg) I think the steps will be [](https://i.sstatic.net/ReWBM.jpg) **STEP-1:** \$V_x - V_{BE} = I_B\times R_E\$ **STEP-2:** \$I_B = I_{ra} - I_{rb}\$ **STEP-3:** \$V_x = V_{in}\times R_B/(R_B+R_A)\$ Please tell me i am correct or not??
Discussion:
Comment: You talk about a Vx, but you don't define what Vx is anywhere.
Comment: Now its included
Comment: Nope. Step 3 is not correct.
Comment: What is Re? And VB is not identified anywhere? Is VX the same as VB?
Answer 1 (1 votes):
Your "Vx = VIn×(RB/RB+RA)" is incorrect as that is only valid if Ib = 0, which it is not. You're applying the voltage divider formula to this but it cannot be used here as it ignores that there is current flowing from the output of that voltage divider, that current is Ib. How I would solve this: I analyze the circuit of Ra, Rb, Re and the NPN as if it is: [simulate this circuit](/plugins/schematics?image=https%3a%2f%2fi.sstatic.net%2fOnF0s.png) - Schematic created using [CircuitLab](https://www.circuitlab.com/) I prefer to use Thevenin for that, once for \$V_{in}\$ and \$R_a\$ and once for \$V_{BE}\$ and \$R_e\$ which would give: [simulate this circuit](/plugins/schematics?image=https%3a%2f%2fi.sstatic.net%2f9qwjp.png) Now I can combine the currents \$I_{tot} = V_{in}/R_a + V_{be}/R_e\$ and all resistors in parallel: \$R_{tot} = R_a ||R_b||R_e\$ Then \$V_1 = I_{tot} * R_{tot}\$ Then the current through Re: \$I(R_e) = V_1 / R_e\$ That current is the \$I_b\$ I need to know. Multiply that by \$\beta\$ and you have \$I_c\$ Then it is easy to determine \$V_c\$ which is probably the collector potential (the question should have made that more clear). Assuming that \$V_b\$ is the base potential then that's easy as the emitter is grounded and \$V_{BE}\$ is given.
Discussion on this answer:
Comment: Although, with RA at 200 ohms and RB at 100k, the error will be very small for likely values of IB.
Comment: @WhatRoughBeast I agree but "for educational purposes" I decided to ignore the component values. I believe that only when you're able to find the exact solution are you allowed to "cut corners" like that. And even then, you must have a good reason, which 200 ohms against 100k ohm of course is.
Answer 2 (0 votes):
khatus - it is a rather simple calculation when you are aware that you are allowed to treat VBE=0.7 volts as a **ideal voltage source**! This is due to the substitution theorem. Then the easiest way is to use the voltage division procedure twice (superposition rule for Vin and VBE)
Answer 3 (0 votes):
There is a simple general solution for the common node voltage when you have a bunch of resistors connected to various voltage sources: [simulate this circuit](/plugins/schematics?image=https%3a%2f%2fi.sstatic.net%2fszWDb.png) - Schematic created using [CircuitLab](https://www.circuitlab.com/) Vx = (V1/R1 + V2/R2 ... Vn/Rn)* (R1 || R2 ||..||Rn) So in this case, V1 = Vin, R1 = Ra V2 = 0, R2 = Rb V3 = 0.7, R3 = Re R1||R2||R3 = 1/(1/Ra+1/Rb+1/Re) = k Vx = k*(Vin/Ra + 0.7/Re) Ib = (Vx-0.7)/Re Ic = \$\beta \cdot\$Ib (assuming transistor in linear region) Vc = Vcc- Rc*Ic (check that Vce is sufficiently positive for the transistor to be in linear region).
================================================================================
|
Discussion Chain ID: 701456
================================================================================
User asked: Odd behavior using the MAX3323EEPE to translate RS232 output to TTL logic levels
[simulate this circuit](/plugins/schematics?image=https%3a%2f%2fi.sstatic.net%2fc8iH9.png) - Schematic created using [CircuitLab](https://www.circuitlab.com/) I am using the [MAX3323EEPE](https://www.mouser.com/datasheet/2/609/MAX3322E_MAX3323E-3128258.pdf) Maxim IC in order to _attempt_ to take RS-232 output from a peripheral and shift it down to TTL logic levels so a small AVR processor can communicate serially with said peripheral. This IC in particular is a 16-pin DIP as it only has one channel for RX/TX. I am using 5 V logic on the MCU side and have chosen the capacitors according to the datasheet. I also attached a picture of the rat's nest breadboard I am testing it on. [](https://i.sstatic.net/DHpaA.jpg) I know the colors are horrible but this is what I had on me. To clarify, you can see the four required capacitors on the left, sized for 5 V. The bottom two pins on the left side are RX/TX. I bridged the power and ground rails. One of the wires to ground on the right side (white cable, 3rd from the bottom) goes to my MCU ground, and the green cable on the power rail, 4th from the bottom goes to MCU 5 V. First red cable on the left ground rail goes to the ground pin on the RS-232 output. The only other addition is that I added a 0.1 μF ceramic capacitor from the VCC pin #18 (top right of MAX) to ground just for decoupling as is specified in the datasheet. After that bypass the VCC is connected to the power rail (which is at 5 V via the MCU). I poked an LED into the TX of the RS-232 side and am getting 0.2 second "heartbeats" as is expected from the peripheral, but when putting the LED on RX/TX on the TTL side it shows both as high, the bottom right pin #9 as particularly high (LED is much brighter on that trace). I feel as though I am missing something extremely stupid but given all the permutations of switching RX and TX and switching which side is TTL vs. RS-232 I am sure I have toasted the IC at this point. In the interest of not burning another IC if I already have, what are your thoughts on why I am seeing such odd behavior?
Discussion:
Comment: You are likely following a schematic of some sort. You'll get more input if you include the schematic in your question. Edit the question and use the built in schematic editor to reproduce what you have built or attach an image of the schematic (citing the source). More details about your source peripheral would also be helpful.
Comment: I do not have an example I am working off of, just the linked datasheet. That sheet does however have an example loopback circuit in it. I will rig up a schematic and update asap.
Comment: When you poked the LED there, did you use a series resistor for the LED? Can you clarify what you think is odd behaviour, what is the exact setup and what do you expect or don't expect?
Comment: I notice that the RX or TX have enable pins. You didn't mention them.
Comment: @Wendall TXenable and RXenable are both driven high along with VL and SHDN.
Comment: @BitBrigade The supply is incorrect and TTL and RS232 sides are swapped. Can you fix those and tell where you put the LED and were wondering why it lit up brightly? 5V caps are also not enough for the chip, the charge pump outputs are 5.5V.
Comment: @Justme Not with a series resistor, I wasn't worried about blowing out the LED. I will clarify on the odd behavior. 1) I have had intermittent success with the circuit a handful of times, just doesn't work a majority of the time. 2) The TTL outputs seem to be driven high by default but at different levels, despite the RS-232 inputs being either low or high/low with a change every .2 seconds. I have switched the TX and RX both sides for sanity's sake.
Comment: @Justme Are you saying to make those changes in the circuit or schematic? Caps are 50V ceramic. LED was put in between the RS232 TX and the corresponding RS232 Tin, then between the TTL Tout and MCU RX pin to see if it was getting the same heartbeats across the chip.
Comment: @BitBrigade You can't put a LED in series with a data output and data input pins. Or you can but it won't work. 50V caps are fine. I thought they were 5V, but you meant you selected the capacitances based on 5V supply being used.
Comment: @The LED was placed between the pin "under test" and ground rail just to see if I was getting the signal the peripheral theoretically should be giving me. I've seen them done that way on a RS-232 breakout board as "TX/RX" indicators before so it was just a sanity check. The LEDs were luckily already damaged and fair enough about the IC max current, I am not sure what it is for those pins but the LED in question pulled no more than 100mA from a benchtop DC supply so I figured the MCU was at least fine, (rated for 500mA in short bursts, 100 constant).
Comment: @BitBrigade Small AVR processors have IO pin absolute maximum ratings in the ballpark of 50mA, not 500mA, so off by 10x.
Comment: You’re wasting your and our time by not including a complete schematic of what you tested, LEDs and everything. From what I can sniff it’s not a sure thing that you connected those LEDs correctly. Furthermore, this circuit will work just fine per datasheet, so the problem is what you are NOT showing us. Also, serial transmissions are short. You will see nothing by just looking at a LED without at least an inverter so that the LED is off in the line idle state. You need an oscilloscope to look at the signals, and you need to show it tracings in the question. Otherwise it is unanswerable.
Comment: Pins 8 and 10 are your 232 inputs, while 11 and 13 are your TTL outputs. You have them criss-crossed. Look at page 11 of your datasheet.
Comment: @evildemonic Those particular pins you are referencing are on the 3322E which has one more channel than mine and thus a different pin configuration
Comment: I see, 7 and 8 are your 232 then, while 9 and 10 are you TTL. It sounds like you are aware of this even though your schematic shows the opposite?
Comment: @evildemonic You are correct, sorry for the confusion. I was belly deep in the "peripheral" in question yelling out info to my buddy so he could let me know what people's ideas were.
Comment: @Kubahasn'tforgottenMonica You are correct about needing the inverter! I forgot that the UART idles high. I would give the full schematic if I knew what exactly I was connecting it to, unfortunately it is somewhat of a blackbox. I promise you if I had ready access to an oscilloscope that's the first thing I would have done, but I cannot get one right at this moment, I have a handheld multimeter so unfortunately the LED was better than the alternative. I didn't mean for the question to insinuate that an answer was expected STAT, again it was more of a sanity check.
Comment: @BitBrigade You don't need an inverter. All you need to do is to wire the LED so that a logic low level turns the LED on, meaning the LED anode side goes to 5V and cathode side goes to data wire (through a resistor, obviously).
Comment: @Justme, I did just that, thank you friend!
Answer 1 (1 votes):
It's an RS-232 transceiver. The TTL side is supposed to idle at logic high. UARTs idle high too. As the tranceivers invert, it makes a TTL logic high to match a RS-232 negative voltage. It is unclear how you have connected it, but MCU TXD output must go to TTL side transmitter input TIN and thus TOUT is the RS-232 transmit output. Likewise, RS-232 receive input is RIN, which is ROUT on the TTL output side which must connect to MCU RXD input. And poking a LED to any of the data lines without a series resistor is a poor idea. Not only do you risk damaging the LED, but without a resistor, the LED clamps the voltage to its forward voltage, and it will likely draw too much current that likely exceeds MCU or transceiver absolute maximum safe current limits and thus might damage the ICs too. Use a resistor, or measure things with tools like multimeter, oscilloscope or logic analyzer. Also if you did connect the RS-232 side to the MCU, it sure may stop working or get damaged permanently from the over- and undervoltage. It does have protection, so it might survive, but any excess current clamped by IO protection to supply might raise the supply voltage too high. And the LED should not have been in series. For example: MCU logic inputs are high impedance CMOS inputs. Under normal circumstances, no current will flow into and out of a CMOS input pin. Putting a LED between a logic input and logic output both won't make the LED light up as there will be no current through it to light it up as there is no voltage difference, and even if there would be a slight current or voltage difference due to internal pull-up or pull-down resistors, the voltage drop over a LED would make the input not see proper logic level signals between the required logic level thresholds.
================================================================================
|
Discussion Chain ID: 405679
================================================================================
User asked: Is it okay to connect 2 lithium ion battery in parallel to a charger that can maintenance 4.2V?
I'm planning to make a charger that can charge multiple lithium batteries in parallel with hope to use recycled one. I fully understand that they are dangerous when you do it incorrectly, so I just want to make sure first. My design involves the batteries have common ground and each of the positive has a MOSFET, each of which is controlled by an Arduino [simulate this circuit](/plugins/schematics?image=https%3a%2f%2fi.sstatic.net%2fHZ2Bu.png) - Schematic created using [CircuitLab](https://www.circuitlab.com/) I can individually address the batteries by opening and closing the MOSFETs. My question is how can I charge the batteries as quickly as possible. I can just charge one at a time and discharge 1 at a time, but that seems inefficient. My plan is to charge all the battery individually until the voltage meter reach 4.2V (The battery voltage can be like 3.9 or 4.1, but the charger keeps it at 4.2). Once all of them allow the charger to stay at 4.2V, open up all of the gates and charge all the battery in parallel. This is the part that I'm unsure. Since the voltage of the charger will remain at 4.2V, this shouldn't be a problem right? In case the charger got disconnect, all of the gates will close to isolate the battery. The Arduino will then read each of the voltage of the batteries by open the corresponding gates, finding batteries that are at 4.2V and open those gate to discharge. This would also won't cause a problem right? Edit: I'm actually gonna use a shift register powered at the right voltage to control the MOSFET, I just simplified it with the Arduino
Discussion:
Comment: Just a note, the way you have the IRF530 connected, it will not turn on (it's an N-channel FET), review the datasheet note Vgs threshold voltage, etc. You don't give a charge rate for your batteries, but this FET is not really designed to be driven by a 4V gate voltage. There is also the matter of the body diode on the FET, which will backfeed current if the charging voltage is lower than the battery voltage. There's no info on the battery charger detailing how it would respond to the transient(s) when you switch in the batteries.
Comment: FYI - Charge time is largely dependent on the current limit during the constant-current phase of the charge.
Comment: Small nitpick, Arduino output to M3 also connects to the + line.
Answer 1 (1 votes):
The Voltage you want to measure is the open circuit voltage (OCV), which is the voltage of the battery, when no current is flowing trough it. So you would need to disconnect the charger to measure the exact OCV. The OCV is then related to the state of charge (SOC) according to the graph in the datasheet. Charging the cells in parallel is an easy method to balance the cells, but as ddurgin said, your current limit influences the charge time. If your charger is set to charge at 1A and you charge 4 cells in parallel, this will result in .25A per cell (on average), so it would take four times as long.
================================================================================
|
Discussion Chain ID: 405676
================================================================================
User asked: How to isolate several voltage sources that feed a single voltage meter
I need a way to isolate several voltage sources around a large vehicle that feed a single voltage meter some distance away on a panel. Each source is selected by a momentary-spst (at the source). Here is a block diagram, with 2 discrete options: [](https://i.sstatic.net/DKfIw.jpg) All current is DC. Voltage sources run 4.6 VDC to 54.0 VDC. Desired display accuracy is 0.1 Volt. All the power supplies share a common ground. The (arbitrarily) colored areas display the core differences in the current two options. Option one (green) uses 'ultra-low loss diodes' (ideally an IC array), Option 2 (blue) uses typical signal diodes (1N4148) and a post diode voltage adjustment. For option 1, the [MAX4020](https://datasheets.maximintegrated.com/en/ds/MAX40200.pdf) came to mind, but the voltages are out of range. Is their an IC / IC array designed for this? For option 2, what is the best way to adjust the voltage up 0.7 V? We're somewhat stuck with the basic layout of using multiple momentary-spst feeding a single voltage meter, so a rotary selector switch is out. * * * edits: * updated 'mom' body text to 'momentary' for clarity.
Discussion:
Comment: Not an answer to your question, but have you considered a voltage divider on the measurement signals to bring them all into a usable range, and then use a multiplier on the display? See [MAX4590](https://www.maximintegrated.com/en/products/analog/data-converters/digital-potentiometers/MAX5490.html) for example
Comment: There's an op amp circuit you may want to look up, called an "ideal diode" or "super diode".
Comment: Another 'not an answer to your question': alternative is to replace the MOM-spst with a relay + circuit which refuses to switch of there is a voltage at the 'other' side.
Comment: There are 'ideal diode' ICs. Even with 'enable' input so they can act as a switch. e.g. MAX40200.
Comment: @Oldfart Those IC's typically won't handle up to 48V
Comment: Does "mom-SPST" means momentary SPST ?
Comment: @Marla, yes it does
Comment: The switches isolate the voltages - why the need for the diodes?
Comment: @mike65535, to ensure system integrity should multiple switches be closed at the same time, resulting in lower voltage components then being exposed to voltages higher than rated.
Answer 1 (3 votes):
Since the switch is momentary contact, you don't have to have protection if only one switch can be pressed at any given time. However, to guard against two or more switches closing, put a 5000 ohm, 1 watt resistor in series with each switch. Also, even with the resistors included, you can tell if a switch hasn't released if the voltmeter shows voltage when none of the switches should be closed. Unless the voltmeter is strange low input resistance, you won't even notice voltage drop across resistor.
Discussion on this answer:
Comment: Given the additional information that appeared in comments, this is the correct answer. However, 2200 ohms @ 0.5 W would be more than enough -- with the worst-case voltage difference between any two sources being less than 50V, two resistors in series (4400 ohms) would dissipate at most around 0.25W each.
Comment: @DaveTweed . . I did put in a lot of over design. Sounds like an outdoor vehicle. In case of build up on resistors.
Comment: Fair enough, but I think we can assume that the resistors are protected at least as well as the switches and the power supplies are.
Comment: @Marla, you hit the root of the issue: more than one switch being closed at a time with higher voltage feeding back to a lower voltage area (and blowing the attached components as tests are done when circuits and systems are live and power supplies are under load). Thanks! -- with no load being carried on these testing circuits, this is a great solution. Thanks also for your comment Dave, much appreciated.
Answer 2 (0 votes):
It sounds like what you want is a [super diode](https://en.wikipedia.org/wiki/Precision_rectifier). This is an op amp circuit that provides an effectively ideal diode, by using negative feedback to adjust up its output voltage to compensate for the diode drop. It's just like an op amp voltage follower, but with a diode added: [simulate this circuit](/plugins/schematics?image=https%3a%2f%2fi.sstatic.net%2f6zCLP.png) - Schematic created using [CircuitLab](https://www.circuitlab.com/) The downside to this is that you'll need to find an op amp that can take 48V input and also output 48V. This may not be cheap. Another possibility is using a MOSFET-based super diode. There are devices that can control a FET to act as an ideal diode, such as the [LTC4359](https://www.analog.com/media/en/technical-documentation/data-sheets/ltc4359.pdf), and while I know that fully-integrated FET-based super diodes exist (such as the [SM74611](http://www.ti.com/lit/ds/symlink/sm74611.pdf)), I'm not aware of any that can withstand the voltages you need for this particular use case.
Answer 3 (0 votes):
What's the point of having the switches at the sources if the meter is some distance away on a panel? Instead, you should have the switches at the panel, and wire them like this, so that only one source can be connected to the meter at a time: [simulate this circuit](/plugins/schematics?image=https%3a%2f%2fi.sstatic.net%2fbdMLf.png) - Schematic created using [CircuitLab](https://www.circuitlab.com/)
Discussion on this answer:
Comment: The question specifies that unfortunately they have to use SPST switches, so this wouldn't solve the problem. It would be a convenient way to solve it otherwise, though.
Comment: @Felthry: Not really. It says that they're *currently using* SPST. I'm saying that the switches are in the wrong place to begin with, so while you're moving them, you might as well change them out for SPDT.
Comment: @DaveTweed, thanks for the suggestion. We are currently using momentary spst, they are at the power supplies and thus removed from the panel as we adjust the voltages at the power supplies, and can view the panel output from across the vehicle. That said, your idea is a sound one as it is generally a 2 person job anyway.
================================================================================
|
Discussion Chain ID: 405671
================================================================================
User asked: How to solve a circuit network involving a resistor parallel to a voltage source using only nodal analysis?
I have been stuck on this for the past week and this week i just dont seem to find out what am i doing wrong. Please help me spot my mistake. Here you can find [My circuit on multisim](https://www.multisim.com/content/6KnJmavEpPdsEJvQLtGMfB/my-question/open/). Please provide me with as much details as you possibly can nothing you write will be considered redundant by any word and help is appreciated much. [](https://i.sstatic.net/eZkzI.png)
Discussion:
Comment: Hint: you don't need to solve for \$V_2\$.
Comment: Also, the strictly defined nodal analysis simply can't solve circuits containing voltage sources.
Comment: Thanks alot for your reply @ThePhoton I know that the voltage at v2= E2=2v; However they want us to write in code in matlab later. so even given the fact that i know that the voltage at v2=2v and the current across R3 is E2/R3 amp. I cant seem to figure out what happens when i have a current source connected to ground from one side and to R2 from the other and how to calculate if we now have only two active nodes. Please more hints.
Comment: Ask a separate question. Current source is a different kettle of fish
Comment: SO... hint, answer for my original question anybody?
Comment: Remove R3......
Answer 1 (1 votes):
There's actually a fourth node in your diagram, at the junction of E1 and R1. But that one and V2 have known voltages, so the problem reduces to just two unknowns. I get the following equation: $$ \begin{bmatrix} \frac{1}{R1}+\frac{1}{R2}+\frac{1}{R4} && -\frac{1}{R4} \\\ -\frac{1}{R4} && \frac{1}{R4}+\frac{1}{R5}+\frac{1}{R6} \end{bmatrix} \begin{bmatrix} V1 \\\ V3 \end{bmatrix} = \begin{bmatrix} \frac{E1}{R1}+\frac{E2}{R2} \\\ 0 \end{bmatrix} $$ This allows you to solve for V3, and once you know that, you can get \$I_x = \frac{V3}{R6}\$.
Discussion on this answer:
Comment: Exactly what I get. I might have first written down the nodal equations before going to matrices, but the OP went straight to the matrices. So looks good to me.
Comment: Its funny because that i have come to this solution since the first time i took a look at this question, but i seemed to get it wrong every time. now i know why. ITS MATLAB. I have managed to save values in variables and use them over and over again without changing the values that i had saved in them. Anyhow i cannot thank you enough. Thanks so much.
================================================================================
|
Discussion Chain ID: 405668
================================================================================
User asked: Trouble with Eagle's BGA autorouter
Personally I'm having trouble with eagle's bgaAutoRouter when I use it, it's not doing the bga tracks and routes and I'm wasting a lot of time looking for how to make it work. my settings in image. [](https://i.sstatic.net/Zgpco.png) [](https://i.sstatic.net/y0xh8.png) [](https://i.sstatic.net/QwF10.png) [](https://i.sstatic.net/MH6So.png) [](https://i.sstatic.net/J1yW3.png) DRILL = 0.05MM ALT = 0.125MM layer = (1+2*15+16) eagle version = 9.2.2 BGA STATUS = 0.0% do not leave that percentage [datasheet](https://www.st.com/content/ccc/resource/technical/document/application_note/76/f9/c8/10/8a/33/4b/f0/DM00115714.pdf/files/DM00115714.pdf/jcr:content/translations/en.DM00115714.pdf) bga where I'm wrong that I can not solve this puzzle ?
Discussion:
Comment: Which package are you using? There are two on the datasheet
Comment: UFBGA169-7X7MM STM32F429AIH
Answer 1 (2 votes):
You cannot have 2mm minimum via diameter, if the datasheet recommends 0.2mm via diameter. Observe the recommendations in section 8.5.1 BGA 216 0.8mm Pitch Design Example below. The autorouter will be failing because the rules are too strict to place tracks and vias. Routing is impossible without reducing the minimum via size, track width and reducing the clearances. Check with your PCB fab house on their capabilities. [](https://i.sstatic.net/tzaMp.png) [](https://i.sstatic.net/6SLUI.png)
Discussion on this answer:
Comment: how can I do it manually if I can use AutoRouter in eagle?
Comment: Here is a guide: https://www.autodesk.com/products/eagle/blog/routing-autorouting-pcb-layout-basics-2/
================================================================================
|
Discussion Chain ID: 405667
================================================================================
User asked: How to calculate maximum amount of bulbs I can connect in parallel to match design specification of 1.5 A?
I'm designing a sensor triggered circuit that involves **220 V** passing on a PCB, so I designed the board thickness to withstand a maximum of **1.5 A**. The main load on the circuit would be a series of LED bulbs, each bulb draws **4 W** (says on package). I'm confused on calculating the maximum bulbs I can attach to the load, I'm guessing its one of those scenarios: > Max load = 1.5A / current per bulb = 1.5 / (4/220) = 82 bulbs > > Or does the manufacturer calculate power drawn from voltage regulator (5 V) and thus: > >> Max Load = 1.5A / Current per Bulb = 1.5 / (4/5) = 1.8 bulb = 1 bulb. [](https://i.sstatic.net/zTX0H.png)
Discussion:
Comment: What 5 V voltage regulator?
Comment: I meant the 5V regulator inside the bulb that steps down 220V AC to 5V DC ( i assume all 220V leds have that built in )
Comment: It doesn’t. Please don’t assume things when it comes to mains voltage.
Comment: Well, LEDs require only 3V3 so in in its enclosure there must be regulation circuit. http://bfy.tw/Kntp
Comment: Please do a back of the envelope calculation what the power dissipation would be inside the bulb if your second calculation example would hold true, turn on the bulb, feel the heatsink with your fingers and then draw conclusions.
Answer 1 (0 votes):
The power factor (PF) is a keypoint here. If it was nearly 1.0 then the calculation method you've shown in the original question would be acceptable. But since it's around 0.5, things change a bit: _Apparent Power = True Power / PF = Power [in Watts] / 0.5 = ~ 2 P_ So the apparent power of a bulb will be 8VA. So the current drawn from wall socket will be nearly 8VA / 220V = 36mA So, if 1.5A is a limit then 1500mA / 36 = 41 bulbs can be connected in parallel. **BUT!** Since the power factor is low, the inrush current _(the current drawn for a short time right at the turn-on event)_ will be extremely high due to the parallelled bulbs. You can fairly estimate 200 Amperes for a few milliseconds. You should also take this into account. PS: IIWY I would connect max. 10 bulbs in parallel.
Discussion on this answer:
Comment: That is simply an AMAZING explanation. You paved my way for an unexplored part of my circuitry analysis. Thank you so much for that wonderful explanation. Regarding the 200mA you expect that as soon as they turn on each bulb willl draw that current and thus 1.5/0.2 = (7.5) and thats where the 10 bulbs come from?
Comment: @CcoderBeginner thanks for your kind words. About your question: Please read carefully. When it comes to 230V you should take a lot of things into account. If you connect 41 bulbs in parallel then the inrush current can be 200 Amperes or even 500 Amperes (not milli Amperes). Connecting 10 bulbs in parallel that I've talked about is just about a fairly estimation for safety.
Comment: If you don't mind explaining to me how i can calculate the inrush current for this example to be able to reach a safe conclusion for similar scenarios in the future?
Comment: @CcoderBeginner Well it totally depends on the loads. For example, if the load was an incandescent bulb then the inrush current would be the RMS line voltage (\$V_L\$) over the cold resistance of a bulb (\$R_{cold}\$): \$I_n = V_L / R_{cold}\$. (If more than one bulb were connected in parallel then the total load resistance would be \$R_{CX} = R_{cold} / numBulbs\$). For LED bulbs, since they have a bridge rectifier plus a big reservoir capacitor, the inrush current totally depends on that capacitor. ...
Comment: ... As you might know, a capacitor has nearly zero resistance when it's empty. As the voltage across the capacitor increases, the resistance reaches to nearly infinity. Thus, when you first apply the voltage, the source will see nearly zero resistance (because of empty capacitors). It's not easy to calculate, but you can measure it with a relatively low resistor and oscilloscope. PS: In my LED bulb designs, I always put a series 10R resistor to limit the inrush current so that any fast-acting fuses don't blow. Your loads may have those resistors inside as well.
================================================================================
|
Discussion Chain ID: 405663
================================================================================
User asked: Failure of LEDs in the wet -- what's going on at the semiconductor level?
Recently I've come across two very different LEDs that have failed due to a soaking, but with interesting and almost identical failure behaviour. I'd like to understand what's going on inside. Once dried both emit, but not as expected. At a reasonably high current (i.e. close to their maximum rating) they give a steady light which by eye is indistiguishable from normal behaviour. At lower drive currents the output is less than normal and flickers. The (apparent) Vf, fluctuates. At still lower currents, but enough to normal give clear emission, there's nothing. The first is a 365 nm 1.2 W from LED Engin used in an aqueous photocatalysis by undergrads who presumably got it wet. This is run off a bench supply so I can test it more thoroughly. The second is a red 5050 single emitter in a rear bike light that got soaked in a storm. Failure is only apparent when on standlight mode (running with a lower drive current than if moving, powered by a 1F 5.5V capacitor that I initially blamed). A thorough drying made no visible difference (in fact dried, rinsed in DI water, dried, baked in a 100°C oven for an hour, tested at every stage). This is mainly out of curiosity; I've got some background in semiconductor failure but nothing like this. The failure mode seems interesting in the way it manifests at low current by higher currents seem fine.
Discussion:
Comment: Might be dendritic growth due to electro-migration on the PCB/LED housing. Once those form a water wash won't get rid of them.
Comment: @isdi I've had the UV one under a microscope with noting visible on the outside before or after desoldering it. I may do the same on the red one
Comment: Are all of your tests made with connections soldered directly to the LED?
Comment: LED cases are not hermetically sealed water tight.
Comment: @Uwe yes, but what's happened inside, once the water has (presumably) been driven off? If it was wet and acting as a short I could understand it, but why flickering/fluctuating resistance?
Comment: @WhatRoughBeast the UV one was on a little MCPCB so I connected to that (I have now desoldered it with the aid of a hotplate). The red is still on its board (and not an easy board to reverse engineer due to unlabelled surface mount components and black lacquer over all the traces). I'll desolder it at some point, if nothing else to try replacing it
Answer 1 (3 votes):
I think David's on the right track, but didn't explain thoroughly. Dendritic growths and other impurities form a parallel path to the LED. Now, these may not be linear, homogeneous paths...the impedance may change with time, temperature, humidity, etc. One possibility is that the heat from the LED helps to complete the path, so that it brightens and dims. If you have current available that will keep the LED on even when the alternate path is saturated, it will appear steady. If the current can be easily absorbed by the other conductive path, it will likely flicker as the properties of that path change.
Answer 2 (-1 votes):
Just like you'd get by putting a resistor of the right value parallel to the diode.
Discussion on this answer:
Comment: Could you expand on how that would cause the flickering/fluctuating V_f? A resistor alone wouldn't seem to cause this, and I can't see where enough capacitance would come from -- but maybe I'm missing it.
Comment: Typically, flickering is caused by an unxtable power supply. And particularly when you get the exact same flickering with different test cases. A small cap in parallel, that often fixes supply instability.
Comment: that was my first thought on the red, which I tested at home(and I still have my suspicions) but the UV was tested on a basic but reliable linear bench supply in work, where I have better kit. In particular I've put a bit of effort into characterising the constant current output of our bench supplies for LED spectroscopy, and this one is the steadiest
================================================================================
|
Discussion Chain ID: 405662
================================================================================
User asked: Why does my AND cmos gate have less dissipation than my NAND gate?
I've just started taking a course in VLSI and from the little I know, this result seems a bit off. Below you can see the layout for the AND and NAND gate I designed : [](https://i.sstatic.net/pQgT9.png) [](https://i.sstatic.net/YJfhc.png) They both seem to be working fine with rise and fall delays less than 0.5 ns. ( I will add the diagrams if necessary ) . Measuring dissipation at the output node of each gate while changing the capacitance of the node I get the following results : **AND** [](https://i.sstatic.net/TpT5F.png) **NAND** [](https://i.sstatic.net/f2Ubt.png) I would expect the AND gate to have more dissipation but that is not the case here. I even checked the inverter's dissipation which reaches more than 2mWatts. Therefore, adding the inverter in series with the NAND gate should increase dissipation. What am I missing? Edit: The capacitance in the pictures is in femtofarads. The capacitance is added to the output of each gate, so it is added to the "out" node in the first picture ( AND gate ) and to the "out21" node in the second picture ( NAND gate ). In both measurements the gates have the same exact inputs (clock pulses) and dissipation is measured at the output nodes. The AND gate has a rise delay of 700 ps and a fall delay of 330 ps. Edit2: During the measurements I made sure that the two NAND gates are identical.
Discussion:
Comment: You are missing a lot of information. Which node exactly gets the added capacitance? What are the units of capacitance? How does the output rise/fall change between the two gates? How exactly is power measured? How are the inputs changed during the simulation, including their rise/fall times?
Comment: @ElliotAlderson I tried to include everything you mentioned in my last edit. In case these are not enough I will upload a full picture of each gate's response soon. All the simulations and measurements are done by the software I use.
Comment: Are the gate widths/lengths all the same?
Comment: I've pasted the same NAND gate in making the AND gate when taking the measurements. So yes, they are identical. Do I maybe need to measure dissipation at the input of the inverter? And then sum these values with those at the output? The sum is indeed bigger and it makes more sense.
Comment: Are you trying to measure the current used by these gates? You should be measuring the current from the VDD supply, but you mentioned "dissipation is measured at the output nodes". Am I missing something?
Comment: @Justin I just want to compare the dissipation of NAND gate with the dissipation of AND gate. Is it wrong measuring dissipation at the output nodes?
Comment: Much of the power in a logic gate does not go through the output node (at least in the case when the output capacitance is low). I would focus on the cap=0 case first. I'm not exactly sure what you mean by measuring dissipation; usually in a simulator you measure voltage or current. If you are measuring current from the output of your circuit, that is not everything; more is being drawn from the supply to charge and discharge all of the intermediate nodes. You should measure current coming from your VDD voltage source (assuming the simulations are done separately).
Answer 1 (1 votes):
I like schematics so you're comparing: [simulate this circuit](/plugins/schematics?image=https%3a%2f%2fi.sstatic.net%2fvV07d.png) - Schematic created using [CircuitLab](https://www.circuitlab.com/) And you expect that the left circuit with NAND1 would consume less power than the right NAND2 + INV circuit. If you assume that the complexity of the circuit is the only factor in determining the power consumption then you would likely be correct. But more is / could be happening! * The power dissipation is related to charging the capacitor. In the NAND1 circuit there are 2 PMOS in parallel that can charge the capacitor. In the NAND2 + INV circuit it is the **single** PMOS in the inverter charging the capacitor. When those 2 PMOS in NAND1 are both switched on, the capacitor is charged more quickly **but** that could require a bit more power. * Are the Width and length of all PMOS the same? To me it looks like they might be different, that can also affect how fast the capacitor is charged. If you really need to know what is going on then this is best understood when using an Analog circuit simulator like LTSpice. That might be taking this too far though.
Discussion on this answer:
Comment: I uploaded the wrong picture for the NAND gate I used in the measurements. The NANDs I used (NAND1 and NAND2) for the measurements are identical. Sorry for that. Also, I think I'm measuring the dissipation only at the output of the inverter. Do I have to add the dissipation at the output of NAND2 to get my total losses?
Comment: *Do I have to add the dissipation at the output of NAND2 to get my total losses?* For a fair total, yes you should. But since the output of NAND2 is only loaded by the inverter, its contribution will be small. So for the high value load capacitor, there will be little difference between the circuits as the load on the output will dominate.
Comment: Should "_When those 2 PMOS in NAND2 are both switched on_" be "_...NAND1..."?
Comment: @TripeHound Well spotted ! I'll correct that.
================================================================================
|
Discussion Chain ID: 405658
================================================================================
User asked: ModBus Timeout Error
Anyone very experienced with Modbus & RS-485??? My task is to control a DC motor using micro PIC24. The motor setting like the angle, delay, start/stop, duty cycle, etc will be sent from PC using Modbus to PIC24. The system is like this: PIC24 -> UART -> IC MAX3471 -> RS-485 to RJ-45 converter -> RJ-45 to USB -> PC (running modbuspoll tool) The Modbus format used is Modbus RTU. At first, the Modbus read holding register function and write single register function is working. But after I send some of the motor settings using Modbus write single register function then the motor start running, it was then the Modbus communication always timeout error. And once the timeout error happens, the next time I turn on the system again it will keep giving timeout error. [](https://i.sstatic.net/vHXEA.jpg) I've tried changed UART baud rate from 9600 to 115200. Try changing the RS-485 to RJ-45 converter board (just in case it broke), the phenomena just repeat. Can someone give me some advice on what could be the possible cause? Also, I'm not sure about this, in Modbus RTU format, at the start and end there should be 28 bit (at least 3 1/2 character length), but should the micro firmware code care about this since at the PC use modbuspoll tool? I've tapping the A & B signal using logic analyzer, if I send some character from uC to RS-485 (but not connected to PC), the character showing correctly on A & B line. But if I tapping the A & B line signal when I send read holding register function from PC using modbus poll (give timeout error) I got some weird signal: [](https://i.sstatic.net/IJW5R.jpg) So it seems the problem is not in the uC firmware code, but rather either one of them: USB to RS-485 converter, straight ethernet cable, or RS-485 interface board. Here's the USB to RS-485 converter that I used: [](https://i.sstatic.net/liQNS.jpg) and the RS-485 interface board: [](https://i.sstatic.net/tcuhj.jpg)
Answer 1 (1 votes):
In some cases staring a motor or any high-power devices generate noise on grounding signal. If you don't have good chassis ground and shielding this affects your signal. for debugging: 1) run your controller without heavy load, just check controller with a led or any small load, after setting that led on/ off, if you have a problem then you have a **problem with code and implementation**. 2) if you don't have a problem in the first step, **you should check the grounding and chassis ground** **recommendation** : if you work with high voltage load, for safety it's better to use an isolated USB_to_485 module.
Discussion on this answer:
Comment: I too more suspecting the hardware problem rather than firmware code. Because the modbus has no communication problem if using USB to serial module (FT232R).
Comment: How do I make the chassis grounded in a good way? Should I just twist a cable at the screw and connect it to my power supply ground?
Comment: @Qrenz what is your motor type? for instance, Cut the length of the wire
Comment: @M KS: brushless DC motor with gearbox 12 V, diameter shaft 28 mm. Good idea, I'll try it.
Comment: Rather, you should _not_ ground the RS-485 signal ground directly against the chassis. That grounding should be much earlier down the line, where the supply ground enters the sub-system. In case of shielding though, it should be grounded against chassis in one end of the wire.
Comment: @Qrenz I think, The problem will be solved, If you use an isolated USB_to_serial. Shielding and grounding have many tricks and relies on your circuit configuration and power distribution mechanism.
Comment: Today I just modified/improved my UART firmware code so have better buffering and data overrun handling. But it still give timeout error... The project deadline is at the end november...
Comment: I'm still wondering why modbus running very smooth when I just using FT232R breakout board, but keep giving timeout error when using RS-485?
Comment: @Qrenz IS Ft232 base USB_to_485 works but the other not?
Comment: @M KS: This is working very smooth: uC(modbus code) - UART1 (Tx Rx Gnd) - FT232R breakout board - USB cable - PC (modbus poll) But this always timeout error: uC(modbus code) - UART2 (Tx Rx EN Gnd 3.3V) - MAX3471 (on same board with uC) - 6 cables (A B TxLED RxLED Gnd 3.3V) - RS-485 to RJ-45 board - ethernet cable straight - RJ-45 to USB converter cable - PC (modbus poll). The proj manager want to use RS-485 ethernet since he plan to control more than 1 device in future, he doesn't want to use USB to serial. And this proj was actually leftover from former employee, I'm continuing it.
Comment: @Qrenz What is the chip inside (RJ-45 to USB converter cable) ? Is that FT232 based system? If you have scope, check the direction control pin on the microcontroller side. delay in control pin may damage the modbus packet
Comment: @M KS The chip is FTDI based when I look at the installed driver at device manager. You mean the enable pin for MAX3471 to change from output to input and vice versa? For now I put a 2 us delay to change from receive to transmit and vice versa, is that enough? I only have a logic analyzer (saleae), I plan to tap the A & B signal tomorrow to see (because if I remember correctly I never seen the LED on RJ-45 port blink). Also I just saw in MAX3471 datasheet data rate fMAX is 64 kbps, and my UART baud was set to 115200, maybe I should lower it to 9600 bps?
Comment: @Qrenz fMAX is minimum 64K, this is not the problem, some RJ-45 has an ohmic connection! Check RX and TX and Dir control with a logic analyzer.
Comment: @M KS I've checked the A & B signal of RS-485 using logic analyzer, if I send some character from micro then it's ok the character showing correctly on the line, but the problem is the data that was send from the PC side, it show incorrectly on the line... (I've edited my top question)
================================================================================
|
Discussion Chain ID: 405647
================================================================================
User asked: MOVs, thermal fuse and thermal runaway behavior
Above picture is that of a Belden surge protector with some kind of cloth covered over the MOV and thermal fuse for isolation to promote more conduction. I don't want to cover the whole thing with compound but something akin to cloth or other cover.. do you know what kind of cloth can't burn? or what more solid cover I can put that won't conduct and short the other elements? What do others use? I'm designing a circuit and want to embed MOVs (Metal Oxide Varistors). I'd like to know two things: 1. I'm thinking of adding a thermal fuse. I read that the basic purpose of them is for temporary overvoltage (TOV) event when they can open before the MOV gets so hot and at end of life stage (where the MCOV kept decreasing gradually from each surge until it conducts at normal voltage initiating thermal runaway). But how about in actual surges.. if the MOV is rated at 3kA and you have a surge that is, say, 50kA, would it make the MOV initiate thermal runaway or not? How big should surges be compared to the MOV surge current rating before thermal runaway (bursting into flame) can occur? 2. Normal design is to put the thermal fuse beside the MOV. But does it depend on ambient temperature? If the room is cold with aircon.. can it prevent the thermal fuse from working?
Discussion:
Comment: Most thermal fuses I have seen are permanent, not temporary. Once they open, they stay that way forever. They are not directly intended to protect against anything but over-heating. If you have a motor in your product and you are worried that it may overheat, you can put a thermal fuse on the motor housing, and run the motor power through that thermal fuse. In the event that the motor gets too hot, it will blow the fuse and permanently open the circuit.
Comment: I already bought the MOV and thermal fuse. I just want to know if MOV can go into thermal runaway from strong single time surge and how sensitive can thermal fuse pick up the burning MOV and how big a factor is ambient temperature inside the circuit casing... so please answer the original question if anyone knows.
Comment: Yes, the MOV can go into a thermal runaway, depending on the pulse characteristics, but to evaluate the ambient contribution to the thermal fuse response, you have to look at the fuse parameters and how much thermal conductivity is there between the MOV and fuse, which is dependent on layout, copper trace thickness, distance between components, etc. Ideally you want the fuse to trip before the MOV erupts in flames, and you may end up doing some testing to figure out if your design works as intended.
Comment: It should be possible to mount the thermal fuse in such a way that it tracks the MOV temperature fairly closely. The ambient temperature will not have a big effect as long as it is in a reasonable range, and as long as you put the MOV and fuse in good contact with each other. For example, mounted on the same large copper fill, and perhaps covered with some silicone or other mastic or encapsulant or potting compound. Copper is a great thermal conductor.
Comment: See edited main post. Belden put cloth cover. I don't want to put any compound.. can you suggest what other cover to use that won't burn?
Comment: isdi, do you have any reference or data how the MOV can go into thermal runaway from surges only? It seems many put thermal fuse only to worry about Temporary over voltage and not from surges.
================================================================================
|
Discussion Chain ID: 405646
================================================================================
User asked: why capacitor connect serially with resistor on the earth pin
[](https://i.sstatic.net/ivOEi.jpg) I have this grounding mat, inside the electrical socket as shown in the picture, there are a capacitor and 100k ohm resistor connected serially to the earth point, the grounding mat is supposed to get negative electrons from the earth to our body, to neutralise our body free radicals, I can understand the 100k resistor is the same as resistance as our dry human body, to limit the current, but I don't understand why they place the capacitor, as it is open circuit, it will not be able to get an electron from the earth. Any reason why there is a capacitor?
Discussion:
Comment: I'm not sure I follow what exactly you're trying to do with free radicals, but I'm pretty sure that's not a capacitor.
Comment: the free radical in our body is positive charge, and it causes cell damages, that is why we take antioxidants, the electrons from ground is to neutralise them. (same function as antioxidant)
Comment: can that be a fuse?
Comment: thanks, i think i know what is that, https://en.wikipedia.org/wiki/Resettable_fuse
Comment: "negative electrons" as opposed to positive electrons?
Comment: Orange-black-orange-gold means 30k ohms 5%.
Answer 1 (3 votes):
## The resistor's there for your safety Static-dissipative grounding apparatus (such as wrist straps and mats) will _always_ have a high-value resistor between you and the metallic connection to the earthing system. This is because most of the time, you will be connecting this to the _mains earth_ in your building via a mains receptacle, and a direct connection could prove quite disastrous if you connected to an improperly wired receptacle (where the ground terminal on the receptacle was connected to something other than a ground wire). The other component is indeed most likely a polymeric-PTC resettable fuse, by the way. (Many static-dissipative setups get along just fine with resistors alone. I can't tell from here if they added it due to concern about resistor power or voltage ratings, or for personnel-safety reasons, though.)
Discussion on this answer:
Comment: It will also limit the current through the body should you come in contact with mains voltage while standing on the mat. It may also limit the current in a genuine static discharge event and lessen the pain - although the resistor value looks a bit low for that.
================================================================================
|
Discussion Chain ID: 701449
================================================================================
User asked: How to increase the output range of a current source?
I'm trying to design a current source to charge a capacitor (10pF) in the context of IC, with quite a small voltage headroom (1.5V). I started with the basic current mirror, as shown below. M3 acts like a switch, controlling when to start/stop charging. This works fine when the voltage on the capacitor (call it Vcap) is not too high, because as Vcap rises, Vsd of M2 decrease, and M2 gradually enters triode region, sourcing less current than IREF. Now I'd like to make IREF adjustable. Ideally to adjust it from 1uA to 10uA (quite a large range). I tried by directly changing the value of IREF, but the error becomes very large. I'm wondering if there are any methods for designing a current source/current mirror/DAC that can achieve this output dynamic range (and have a large output impedance at the same time)? [](https://i.sstatic.net/VGwlmm.png)
Discussion:
Comment: M3 is a bit of a hindrance possibly so, how good is it if M3 is bypassed (just to establish a potentially better method).
Comment: Hi @Andyaka, why is M3 the hindrance here? I don't quite get it.
Comment: It may not be but, it's worth 10 seconds simulating without it surely.
Comment: M3 will increase the output resistance but will reduce the compliance depending on the bias applied to M3 gate.
Answer 1 (0 votes):
Switching off capacitor-charging current by opening the current mirror leg is not a good solution, considering that the CM frequency response might be poor and you might want the charging current to be precise at any moment of time. So, you better use current steering to have a copy of charging current from your current mirror and then control your charging current from outside your precise current mirror (Iload is a network with Vcap; while switching off charging, you can also disconnect the M3/M5 gates). [](https://i.sstatic.net/EacnK.png) As for current mirror designs aimed at achieving a large IREF range, enhanced output impedance, and high output swing, the recommendation may depend on your project goals and technology used. General ideas are like this: use cascode architecture to increase the output impedance or maybe introduce source degeneration via ohmic MOS transistors. An idiomatic low-voltage cascode current mirror solution looks like this: [](https://i.sstatic.net/syBER.png) Biasing the CM with Ibias minimizes the systematic error of current copying; the closer Vbias to the M5 drain voltage, the more accurate is the equality of Iref and Iload, but the exact equality Vbias = V(M5d) disables the cascode, and it is the designer job to find optimum.
================================================================================
|
Discussion Chain ID: 405645
================================================================================
User asked: connecting 3 one phase Generator to get three phases
I have a big welder machine that needs around 26 kW and three phases. A generator for this power is a little bit expensive and take me a while to import one. _When you are in a complicated situation always you think in stupid ideas and this is one:_ I was thinking what if I connect one single phase generator (10 kW than I can get quickly) for each machine phase, could this option works for my application? Thank you in advance for your attention [](https://i.sstatic.net/NXsr5.png)
Discussion:
Comment: No, this would not work. Your three machines would not be properly synchronized.
Comment: I suspect it could in theory be done if you modified the three generators to all be coupled so that they are forced to turn in sync, and then aligned them all at 120° offsets, but at that point you're probably looking at taking way longer and way more cost than just getting a 3φ generator in the first place. And you still wouldn't guarantee balanced output, that would just make the phase angles right.
Comment: Two solutions : money & time, spend the money and have it quick or wait for the cheaper one to arrive. Also, is the grid not possible...
Comment: Hi Frank, it probably depends on the exact welder. Some may just take the 3φ and rectify it to DC with no other control first. If so, 3φ is used solely because it standardly supplies more power. Others may actively rectify 3φ, which means the phase angles *do* matter, and attempting this will spell disaster. If you can get ahold of a schematic (or even detailed pictures of inside the welder), we might be able to discern this.
Comment: Thank you every boby, I think I have to make an insvest (money-time)
================================================================================
|
Discussion Chain ID: 405643
================================================================================
User asked: Derive current through "charging" inductor formula
I don't know if it's just me but I can't find a single resource that derives a general equation for the current through an inductor. My text book just says "assume the equation if of the form ..." but I want to understand the assumption comes from and be able to construct and solve the differential equation if I ever forget the form. If possible could someone derive the equation similar to the way this person derived the equation for a capacitor? [Deriving the formula from 'scratch' for charging a capacitor](https://electronics.stackexchange.com/questions/264180/deriving-the-formula-from-scratch-for-charging-a-capacitor)
Discussion:
Comment: How familiar are you with magnetism and Maxwell's equations? Start from there, and assume a coil of wire around an infinitely permeable core with a small air gap, and see what relationships you can find between \$i\$, \$λ\$, and \$v\$.
Comment: @Felthry I think the OP was asking a question that skips past the development anyone can find [here](http://www.feynmanlectures.caltech.edu/II_17.html). I suspect it was more about applying a simple differential equation, instead. Nothing fancier, my guess, given the link the OP provided.
Answer 1 (1 votes):
[simulate this circuit](/plugins/schematics?image=https%3a%2f%2fi.sstatic.net%2fHQ8DF.png) - Schematic created using [CircuitLab](https://www.circuitlab.com/) Like in the case of the capacitor, there are three steps: 1. Write a KVL equation which will lead to a differential equation. 2. Solve the differential equation. 3. Apply the initial condition of the circuit to get the particular solution. The KVL equation can be written simply as $$ V_i = v_L + v_R $$ The equation for an inductor is slightly different from a capacitor however. Here, the flux is given by \$\Phi = L\cdot i\$, and the EMK generated by this flux is \$v_L = \frac{d\Phi}{dt} = L\frac{di_L}{dt}\$. Alternatively, you can also write that $$ i_L = \frac{1}{L}\int_0^t v_L(u)du + i_L(0) $$ The resistor and the inductor share the same current, so $$\begin{align} i_R &= i_L \\\ &\Downarrow \\\ v_R &= R\cdot i_R = R\cdot i_L \\\ &\Downarrow \\\ v_R &= \frac{R}{L}\int_0^t v_L(u)du + R\cdot i_L(0) \end{align}$$ We can put this into the KVL equation: $$\begin{align} V_i &= v_R + v_L \\\ &\Downarrow \\\ V_i &= \frac{R}{L}\int_0^t v_L(u)du + R\cdot i_L(0) + v_L \\\ &\Downarrow \\\ V_i - R\cdot i_L(0) &= \frac{R}{L}\int_0^t v_L(u)du + v_L \end{align}$$ We can find the solution by first integrating both sides of the equation. $$ \frac{d(V_i - R\cdot i_L(0))}{dt} = 0 = \frac{R}{L}v_L + \frac{dv_L}{dt} $$ We can work this out as follows: $$\begin{align} -\frac{R}{L}v_L &= \frac{dv_L}{dt}\\\ &\Downarrow\\\ -\frac{R}{L}dt &= \frac{dv_L}{v_L}\\\ &\Downarrow\\\ -\frac{R}{L}\int_0^tdt &= \int_{v_L(0)}^{v_L(t)} \frac{1}{v_L} dv_L\\\ &\Downarrow\\\ -\frac{R}{L}t &= \left[ \ln(v_L) \right]_{v_L(0)}^{v_L(t)}\\\ &\Downarrow\\\ -\frac{R}{L}t &= \ln\left(\frac{v_L(t)}{v_L(0)}\right)\\\ &\Downarrow\\\ v_L(0)e^{-\frac{R}{L}t} &= v_L(t) \end{align}$$ \$v_L(0)\$ is the voltage across the inductor at \$t=0\$, which is equal to \$V_i - R\cdot i_L(0)\$. So if the inductor starts out discharged, ie. \$i_L(0) = 0\$, then \$v_L(0) = V_i - R\cdot i_L(0) = V_i\$, and the fomula will turn into $$v_L(t) = V_ie^{-\frac{R}{L}t}$$ If the inductor already had a current before, and \$V_i\$ is suddenly turned to 0, then \$v_L(0) = 0 - R\cdot i_L(0) = -R\cdot i_L(0)\$ and the solution will turn into $$v_L(t) = -R\cdot i_L(0)\cdot e^{-\frac{R}{L}t}$$
Discussion on this answer:
Comment: Personally I prefer using the Laplace transformation, or in this case working to \$i_L\$ to avoid the integral in the differential equation. I opted to follow the same procedure as your example post since that seemed to be your question.
Comment: A lot of extra math could have been removed. Just set up the nodal, take its derivative, rearrange and integrate, and solve the constant of integration at t=0. Done in 5 or 6 steps at most. But right, of course.
Comment: @jonk I tried to follow the structure of the accepted answer of the linked example in the question, which also (I assume deliberately) included more steps than necessary.
Comment: I gave a +1. But I'm not sure the OP is prepared for a more abstract approach. It is what it is, though. Hopefully, just fine.
Answer 2 (1 votes):
A useful 'trick' to give the output function, \$\small f(t)\$, of a 1st order system subject to a step change of input function, is: $$\small f(t)= final \:value + (initial \:value - final \:value)e^{-t/\tau}$$ or $$\small f(t)= f(\infty) + (f(0) - f(\infty))e^{-t/\tau}$$. The initial and final values, and the time constant can usually be found by inspection. In this particular case the initial value of current is \$\small i(0)=0\$; the final value is \$\small i(\infty)=\frac{V_i}{R}\$; and the time constant is \$\small \tau = \frac{L}{R}\$. Hence $$\small i(t)= \frac{V_i}{R} + (0 -\frac{V_i}{R})e^{-Rt/L}$$ or $$\small i(t)= \frac{V_i}{R}(1 -e^{-Rt/L})$$
================================================================================
|
Discussion Chain ID: 405630
================================================================================
User asked: Wireless DC motor controller circuit protection
I'm using an off-the-shelf 2 channel wireless relay/switch to control a 12 V DC motor. The motor is attached to a wheel which can be manually turned and generate back EMF. How should I place diodes between the motor and the controller to prevent damage to the controller circuit? My question was badly thought out ... the circuit looks like this: [](https://i.sstatic.net/WIbDf.jpg) When neither relay is activated, the motor is shorted. If the motor is turned by hand, I assume it will damage it. How can I prevent this?
Discussion:
Comment: How much 'back EMF' are you expecting? Is the wireless relay/switch like this? https://www.ebay.com/itm/315mHZ-DC-12V-2-Channel-200M-Wireless-Remote-Control-Relay-Switch-Transceiver-BT/222971845984?hash=item33ea285d60:m:mmPVwnVtHESM-gMB5qhD_Ow:rk:41:pf:0
Comment: why do you think that the motor is connected to the controller circuit?
================================================================================
|
Discussion Chain ID: 405629
================================================================================
User asked: How to switch PIR sensor on/off based on photocell result
I've built the following circuit based on an ATtiny85 for a night lamp. The circuit is powered by a 3.7v LiPo battery. I'd like to turn off the PIR sensors when the photocell detects light in order to save battery. I tried putting a 2N2222 transistor between the power and the PIRs VCC pins but that makes the sensors unstable as not enough current was going through. I suspect some resistance by the 2N2222 but I might be wrong. I'm successfully using a 2N2222 to switch the photocell off when I don't need it. The sensors draw 100 uAh when standing by. Can someone tell me what would be the best and most efficient way to switch (on/off) the current of the PIR sensors? Thanks. [](https://i.sstatic.net/zBxXo.png)
Discussion:
Comment: One immediate thing sticks out as a bit funky in your diagram. There is a (+) sign on your power connector, pin 1? But.... that's connected to your MCU's GND pin, for example. Is that just a diagram mistake? Or?
Comment: Besides that, are you using a photocell to tell you when to apply power to two other PIR devices? What is their part number, specifically? (And datasheet?) All these IR light sensors are confusing me about exactly what you are trying to achieve. Kind of like you want to turn off devices designed to detect light by using another sensor to detect light..... Not to mention a kind of weird way of arranging an LED and BJT, too... Maybe a better description of everything you are struggling to do would help.
Comment: @jonk The plus sign is the object's "anchor" in Eagle used to select the object not a positive sign. As for my goal (not the present circuit), I'd like to wake up the Attiny every couple of seconds to check if photocell detects any lignt. If not, I will fire up the PIR sensors, wait for movement and light up the LED when motion is detected. It is used to light up the staircase during the night. Spec sheet of the PIR is here: https://abra-electronics.com/sensors/sensors-proximity-en/sens-51-mini-pir-sensor-module.html
Comment: So, put in my own words, you are willing to squander energy keeping the PIR sensors running, but only when it is dark. If it is light, there's no need to operate them. And you want to check the light/dark status once every few seconds. All this must be battery powered or else you wouldn't worry about all that. Are your lights mains-powered? Or running a 12 V multi-meter long LED strip? (I use LED strips on my stairs... works great... so I could just use the 12 V supply, which is built into a mains powered light-well in the ceiling I don't bother activating.)
Answer 1 (3 votes):
There are multiple faults with your circuit: 1. There is insufficient voltage to drive your PIR motion detectors. Reference to the link you provided, the HC-SR505 require from 4.5-20V. You LiPo battery will only provide 4.2 when fully charged, and for most of the discharge cycle will be below 4V. No matter what you use to switch the sensors on/off with, they are unlikely to provide consistent results. 2. Using a BJT to try and cycle the VCC for the HC-SR505 will reduce the voltage to an even more critical level. 3. The HC-SR505 much like its bigger brother the HC-SR501 takes a long time to initialize and is VERY sensitive to VCC fluctuations. During initialization time you may see an active output. I've used both and typically wait at about 4-5 seconds after applying power to allow the output to settle. At the VCC voltage you are operating the sensor you are likely to see multiple resets. 4. The best advice seems to be that the HC-SR505 uses an [EG4001](http://www.egmicro.com/download/EG4001_datasheet_EN.pdf) chip while the HC-SR501 uses a [BIS0001](https://cdn-learn.adafruit.com/assets/assets/000/010/133/original/BISS0001.pdf), both chips used in the sensors draw low current. You have already found this to be around 100uA. You can switch the VCC to the sensor using any GPIO port on the ATTiny85 as they will handle many mA (though you need the VCC to be high enough for the regulator to work). I've used both the HC-SR505 and 501 on a 5V Arduino driven directly from the GPIO pins and they work fine. You just have to allow initialization before believing the output signal. A good review of the HC-505 along with a schematic is [here](https://unusualelectronics.co.uk/hc-sr505-mini-pir-module-review/). [](https://i.sstatic.net/Jbsdq.png) You will notice that the input power connection has a series diode, which accounts for the minimum supply voltage of 4.5V. **Suggestions:** 1. You could short out the protection diode and the regulator ([HT7133](http://pdf1.alldatasheet.com/datasheet-pdf/view/64477/HOLTEK/HT7133A.html)) would then work down to about 3.45V which would then work for your LiPo battery. 2. Connect your sensors directly to the ATTiny85 GPIO pin (both sensors could go to one pin), but ensure you give sufficient time for the sensors to settle when you power them up. 3. Connect your ambient light detector (CDS cell) to an analog input with the pullup resistor driven by another GPIO pin. Then when you put the ATTiny to sleep you reduce (switch off) that current. 4. Switch off your peripherals and put the MCU to sleep for the longest time you can count. When the MCU wakes up test the ambient light detector. If it's dark you can power up your PIR detectors. 5. When your PIR detectors are on, minimize the MCU current by turning off as much as you can (like the A/D and BOD) and use IDLE state with wake on PIR detection.
Discussion on this answer:
Comment: Thanks so much for this detailed answer! I'm mad at myself for not seing the 4.5v minimum requirement but since I've been successfully running a similar circuit (with only one PIR) for many months now, I got to assume it was a 3v device. I'll do some more testing today based on your comments!
Comment: As a follow-up, I built the project using @Jack 's recommendations and built an instructables ou of it! You an see the project and schema used here: https://www.instructables.com/id/Staircase-Night-Lamp-Very-Low-Power-and-2-Sensors/
Comment: @Pascallongpre Well thought out implementation. A couple of comments though... 1) You appear to have no current limiting resistor for your LED, how do you set the max current for it. 2) You could add a potentiometer in series with the 1k to set the sensitivity of the LDR detection.
Comment: 1) I want to have the maximum brightness and, from what I see, my LED has no issue dealing with what the processor outputs, event with the LiPo fully charged. Do I expose myself to problems if I don't put one? 2) Good idea for the pot on the LDR, maybe in the next release! :)
Comment: @Pascallongpre Without current limiting you will certainly overcurrent the GPIO pin ...it's unlikely that the LED will die, but you could potentially blow the I/O port.
Comment: Thanks @Jack! Can you point me to link or resources explaining this please? I have a hard time understanding how this could happen. This will help me with other projects dealing with similar situations and help me select the correct values for the resistor.
Comment: @Pascallongpre Read the datasheet: http://ww1.microchip.com/downloads/en/DeviceDoc/Atmel-2586-AVR-8-bit-Microcontroller-ATtiny25-ATtiny45-ATtiny85_Datasheet.pdf Look at Fig 22-21 and see the current source capability of a GPIO pin. You don't specify your LED so I don't know what the Vf is. Since in the picture it's white, I assume Vf is probably around 3.3-3.5V. Here's a 3mm T1: https://www.bivar.com/portals/0/products/3UWCX.XXXC-X.pdf ...Look at Fig 1 to see the Vf/Current graph. You can easily see that you will exceed the current rating of the GPIO pins on the ATTiny85
Answer 2 (0 votes):
The way you're connecting your NPN transistors is called "common collector" or "emitter follower", and it leaves you with one diode drop between the base voltage and the emitter voltage -- so your PIR was getting Vbatt - 0.65V, rather than Vbatt. You want to use a P-channel MOSFET, connected as shown, to switch power to your PIR sensors. Note that when the gate is HIGH it will be OFF -- that's opposite of what you're getting with your NPN emitter follower. Your photosensor should be drawing little enough current that you can just power it straight from your microprocessor pin. Check the data sheet, but with that 1k\$\Omega\$ resistor in there, it should only be pulling about 4mA, which your processor can almost certainly source. If it can't, use another P-channel FET. The part number for the FET is **almost certainly not** correct -- you want to find a "logic-level" P-channel FET with an \$RDS_{ON}\$ small enough so that the PIR sensors won't notice the voltage drop. [simulate this circuit](/plugins/schematics?image=https%3a%2f%2fi.sstatic.net%2ff1nFn.png) - Schematic created using [CircuitLab](https://www.circuitlab.com/)
Discussion on this answer:
Comment: Thanks a lot Tim! Do you think this would work? http://pdf.datasheetcatalog.com/datasheet/irf/irf9z24.pdf
Comment: @Pascallongpre: probably not. The key phrase I think you missed is "logic level". MOSFETs want a LOT of gate drive; if you want one that'll reliably work off of a 3.7V supply, you need to get one that's made for it -- those ones are called "logic level". That part is designed for a 10V gate drive.
Comment: Do you know how to calculate the voltage drop across a resistor at a given current? If you do, you want a FET that'll drop no more than about 50mV at the PIR's rated current draw (you could get away with 100mV -- 50 is better). That means looking at the rated \$RDS_{ON}\$ **for the gate voltage you can supply** and doing some math to choose the part.
Comment: @Sparky256 I'm not sure what your point is. The subject here is how to *power* the sensor, not how to read it. Based on the signal names on the schematic, the OP is going into an ADC line on the processor, so if they know enough they'll be reading it with an ADC and doing the "comparator" function in software.
Answer 3 (0 votes):
PIRs use so little current that you can power them directly from the AVR GPIO pins the photoresistor can be powered this way too saving even more energy, you only need to check for light once every second or so...
================================================================================
|
Discussion Chain ID: 405622
================================================================================
User asked: Voltage across capacitor in charging RC circuit with constant current source
[simulate this circuit](/plugins/schematics?image=https%3a%2f%2fi.sstatic.net%2foRoJS.png) - Schematic created using [CircuitLab](https://www.circuitlab.com/) I couldn't really figure out how to get the switch that I wanted but this is functionally the same. Before the switch flips, there's a short and no current flows into the other parts of the circuit. Therefore Vc = 0 In order to solve for Vc I set up the Kirchoff's Current Law $$ C\frac{dV}{dt} + \frac{V_c}{R} = I_s$$ This is the step I get stuck at. If this were a voltage source then I could use separation of variables and integrate. But I don't know how to integrate this with a current source.
Discussion:
Comment: Try $V(t) = ke^{-\frac{t}{RC}}$ as a solution for the homogeneous equation (i.e. when the RHS is 0).
Comment: @AndyWalls: Put a forward slash in front of your dollar signs: \\\$x\\\$ renders as \$x\$ (if my rendering is right).
Comment: You could do a thevenin transform of the source, if your homework allows.
Comment: Are you familiar with the usual "integrating factor" method? Change of variable works, too, as mentioned in an answer below. What's your preference?
Comment: @TimWescott I think that's the way it's supposed to be done since my class hasn't doesn't really have a focus on the math. Even though diff eqs are a prereq, the professor always emphasizes that it's an EE class and the math will be as simple as allowed. Thanks!
Answer 1 (2 votes):
[simulate this circuit](/plugins/schematics?image=https%3a%2f%2fi.sstatic.net%2fBGdty.png) - Schematic created using [CircuitLab](https://www.circuitlab.com/) As @TimWescot said, I solved it by transforming the circuit to it's Thevenin Equivalent which has a voltage source that allows for integration using separation of variables. $$ \frac{V_c - V_s}{R} + C\frac{dV}{dt} = 0$$ Excuse the values since I'm only working with variables and not concerned about the actual values.
Discussion on this answer:
Comment: Your original equation was fine without Thevenizing it, as user287001 pointed out.$$\begin{align*} C\frac{\text{d} V}{\text{d}t}+\frac{V}{R}&=I\\\\\\\ R\:C\:\text{d} V&=\left(R\:I-V\right)\text{d}t\\\\\\\\\text{set: } h=R\:I-V,\quad\:\therefore \text{d}h=-\text{d} V\\\\\\\ -R\:C\:\text{d} h&=h\:\text{d}t\\\\\\\ \frac{\text{d} h}{h}&=\frac{-1}{R\:C}\:\text{d}t\\\\\\\ \int \frac{\text{d} h}{h}&=\frac{-1}{R\:C}\:\int\text{d}t\\\\\\\ \operatorname{ln}\left(h\right)&=\frac{-t}{R\:C}+A_0\\\\\\\\\text{at }t=0, V=0\quad \therefore A_0=\operatorname{ln}\left(R\:I\right) \end{align*}$$From there, the rest is easy.
================================================================================
|
Discussion Chain ID: 405621
================================================================================
User asked: ECG electric design: 1 and 3 op-amp designs from a safety point of view
During the design of an ECG using an instrumentation and a differential amplifier, we can across this question: * Comparing the one and three op-amp designs from a safety point of view: of the two designs, which provides a current path from the electrodes to the ground (and therefore are potentially dangerous)? I know that is something related that in bioelectronics, current is dangerous. Especially, because nerves are current sources due to an exchange of ions, so allowing current to flow to ground could be dangerous without protection. However, I am not sure how this is related 1 and 3 op-amp designs. Some of this topic was discussed in the following link (but nothing regarding safety): [https://electronics.stackexchange.com/questions/91499/three-opamp-instrumentation-amplifier-vs-single-opamp-implementation#_=_](https://electronics.stackexchange.com/questions/91499/three-opamp-instrumentation-amplifier-vs-single-opamp-implementation#_=_)
Discussion:
Comment: There is almost always a 1M-10M resistor from patient body to INA input. Additionally, in a proper commercially available ECG, the (5V) power supply to the INA and digitizer (and RLD) is isolated (typically 1cm air gap between primary and secondary windings, both windings at around 5V).
Answer 1 (2 votes):
I am not sure of what topology you are referring to or if this is an “ideal” type of situation, but I believe this might be irrelevant. In reality, both topologies are equivalent from a safety point of view. You have to explicitly introduce isolation barriers when it comes to medical applications. Although op-amp and instrumentation amps have very high input impedances, these impedances are only valid if maximum ratings are not exceeded. You will always have a conduction path through their protection circuitry. It might be possible to find instrumentation amplifiers that can tolerate relatively high common-mode voltages above their supply rails, but that just means higher maximum ratings. In medical applications you have to design for the possibility of circuit failure (and in some cases the presence of defibrillation voltages), this includes a worst-case failure of the amplifier itself.
Discussion on this answer:
Comment: Inverting amps are not necessarily high impedance
Comment: @ScottSeidman true. But from the point of view of this question these would actually be safer. As the presence of a large enough external resistor would count as an additional mean of patient protection.
Comment: As would a resistor on the input of an inamp, which is standard practice.
Answer 2 (0 votes):
Note that a 3-amp instrumentation amp will have the inputs connected directly to the op amps. What would happen if one of the op amps failed short to an internal ground connection? Would the same thing happen to a 1-amp diff amp?
================================================================================
|
Discussion Chain ID: 405615
================================================================================
User asked: KiCad pad clearance problem
I set up a clearance of 0.256 mm, however, this distance is only applied between the ground and traces. When it comes to ground and pads, this distance is small. I am wondering will be the copper removed from that purple area, between the pads and the ground (see image), and what is the purpose of that purple layer in manufacturing process? [](https://i.sstatic.net/mLAj1.png)
Answer 1 (0 votes):
Look at the Layer Manger on the right. You will see the various layers and their meanings. I suspect that your purple layer is the F.Mask or front solder mask layer. This will prevent soldermask from being applied over your through hole. There will be copper only where you see the inner gold ring. If you want to increase the pad clearance, you should click on it and press 'E' for edit. Then look at the "Local Clearance and Settings" tab. There you can override the clearance for a single pad to increase it from the default. You can also set this clearance at the footprint level by choosing the footprint and pressing 'E', then going to the same tab.
================================================================================
|
Discussion Chain ID: 405613
================================================================================
User asked: How is this a High Pass filter?
Might be a dumb question, but isn't this a Low Pass filter? If not can someone explain me how it is a High Pass filter? [](https://i.sstatic.net/vgjhJ.png) This is the link for the complete document: <http://www.circuitbasics.com/design-hi-fi-audio-amplifier-lm3886/>
Discussion:
Comment: Mark the input and the output of the circuit, please. As far as I am concerned (looking at your current picture) it is just a voltage follower op amp circuit loaded with a series RC circuit. If the output is the voltage on Ci, then it would bee a buffered lowpass RC filter.
Comment: Add a link to the app note or data sheet that came from, please.
Comment: That schematic section is wrong (specifically the connection to the output of the amplifier). It is a section of a larger schematic in which there are other components in the feedback loop. That is only part of the feedback loop. Please add some context to the question.
Comment: Yeah sorry its here http://www.circuitbasics.com/design-hi-fi-audio-amplifier-lm3886/
Comment: It is a high-pass filter if you read the voltage differentially over Ri.
Answer 1 (2 votes):
It's not, in that figure that is a voltage follower with a capacitive load with a resistor in series. You need two impedance to create a divider, one in the feedback loop and one somewhere else. A high pass filter needs DC blocking. The diagram should have looked like this to illustrate the high pass portion of the entire circuit (I realize that it doesn't have a DC bias, this is for illustration only) : [](https://i.sstatic.net/AAqGW.png)
Discussion on this answer:
Comment: Of note. Though better, that diagram is wrong in the sense that there is no DC feedback to the amplifier.
Comment: So it is a low pass filter?
Comment: @EdgarBrown see the original page for the real circuit. They are only talking about one piece of the circuit and forgot to include the entire high pass feedback loop
Comment: @ laptop2d What he is saying that you still left out a necessary resistor from the feedback loop; He is right...
Comment: @Pllsz yes, it is. Just think about it: The higher the frequency the more current will flow through Ci, the more current will flow through (Cf-Rf2)||Rf1, the more voltage will drop on (Cf-Rf2)||Rf1. The output is the input + the voltage on (Cf-Rf2)||Rf1. -> For the same input amplitudes the output will be higher and higher as the frequency gets higher and higher: that is a high pass filter.
Comment: Oh okay, cause I did the transfer function of that section and got a Low pass characteristics I was just confused cause in the article he said high pass, so did he make a mistake or?
Comment: As @EdgarBrown points out, this schematic is vitally missing Rf1.
Comment: This circuit that @laptop2d provided is a high-pass filter. At low frequencies, the input is disconnected from the output. At sufficiently high frequencies, you have your typical non-inverting amplifier with gain of (1+Rf2)/(Ri). Thus, you have a HPF.
Answer 2 (0 votes):
With reference to the circuit in the article, if we ignore the high pass filter formed by Cin and Rin, the amplifier has unity gain at DC because Ci has no effect. At a frequency sufficiently high for reactance of Ci to be much lower than Ri, the amplifier gain is approximately Rf1/Ri + 1 = 21. This is the high pass effect.
Discussion on this answer:
Comment: The posted schematic does not match what you describe. If you have found errors in the schematic, you should let OP know.
Comment: @OskarSkog note that I did not refer to the circuit diagram in the original post but the full schematic in the article linked. Plenty of people have already pointed out that the circuit is wrong.
Answer 3 (-1 votes):
It would have been clearer if you had actually copied the circuit you linked to. The actual circuit looked like [simulate this circuit](/plugins/schematics?image=https%3a%2f%2fi.sstatic.net%2fax5xs.png) - Schematic created using [CircuitLab](https://www.circuitlab.com/) Where I've added the output resistance of the 386 as R2. For low frequencies, the impedance of C1 is very high, and the gain around the follower is roughly 1 - that is, it's a good follower. At much higher frequencies, well above the audio, the impedance of C1 becomes small, and you can then see that the gain of the 386 will become much less, so it will not support much amplification at that frequency. This prevents the circuit from oscillating at high frequencies. If you look closely at the linked circuit, you'll notice that R1 is quite high power. So another way of considering the circuit is that at high frequencies the load impedance will be small, and the amplifier will not be able to drive much power. This is actually quite a common technique for stabilizing power op amps.
Discussion on this answer:
Comment: are we looking at the same circuit? I see a feedback path, which defines the frequency response, containing Ri, Ci, Rf1, Rf2 and Cf.
================================================================================
|
Discussion Chain ID: 405609
================================================================================
User asked: Do I need a relay for my LED bars?
I installed two 4" 18 watt LED light bars on my ATV. It is currently wired to the factory switch on the ATV handlebars and there is no relay being used. I have had to replace the right LED bar twice because it has died on me. Is this because I didn't use a relay? Will the relay help? As a side note, the battery seems to be failing and not holding a charge well (old battery). When I start the ATV (can't use electric start, pull only), the lights will turn on but they will start to dim unless I rev the engine. The ATV is a 1995 Polaris Magnum 425 4x4.
Answer 1 (4 votes):
Change your battery first. Unlike cars which use alternators, ATVs and motorcycles get power from very simple stator generators. How it works is that there's a permanent magnet on the flywheel which excites a stator coil, which is followed by a bridge rectifier. Unlike an alternator, regulation is done by measuring the output voltage and then shorting the stator coil to ground with SCRs. How does the system convert rectified AC pulses to DC? It treats the battery as a capacitor. And unlike a car, the system is 1-phase, so the voltage does drop to 0 twice every revolution. When the battery fails, the pulses and noise aren't filtered out, the regulation becomes poor, and you get overvoltages, killing the LEDs.
Discussion on this answer:
Comment: I will replace the battery then. I used my ATV winch for my plow on the front and last winter I would have to rev the engine to get the winch to lift faster and not shut the lights off.
Comment: This fixed the problem and everything works fine now. How can I prevent the LED's from dying in the future when the battery fails again?
Comment: @Programmer Buy better LED lights. I suspect 99% of those things aren't designed for the rather impressive [transient standards](https://www.electronicdesign.com/power/eliminate-those-automotive-load-dump-circuit-protection-headaches) that cars have. Check out [this page](http://www.rv-project.com/projects/spark.php) for some LED transient suppressor designs.
Answer 2 (0 votes):
No, a relay won't make a difference. You are either electrically or mechanically (maybe they are of a s**t construction?) overloading the LEDs. Do they just stop working, or they start to fade and go out one by one? Change the battery; Depending on their chemistry they work for different periods of time, but eventually all of them die. Pay special attention to change it with one which is electrically compatible to the ATV.
Discussion on this answer:
Comment: They will just stop working. It's always just the right one too. They are wired off of the same + wire
Comment: Likely some mechanical issue, a connector gets wacky, a soldering breaks, smth like that. Have you tried to power it on after you took them down because they stopped working? Connect the power, then move them around, shake them etc. See if there is any life in them. If it does have contact problems it should flicker every now and then due to the physical vibration. The car might not be symmetrical, your usual rides might not be symmetrical (for example always bumping the right wheal into the edge of your driveway); the right might get more vibrations. Do the LEDs appear darker than new ones?
Comment: The LED's are dead when I take them off and test them. I didn't notice if the LEDs were darker though. The lights don't flicker, they just are just dimmer until I rev the engine.
Answer 3 (0 votes):
The alternator normally puts out a higher voltage (14.6 v or more) in order to push a charge into the battery. A good battery with good connections provides the load needed to stop runaway voltage from the alternator. Your LED lights are probably getting too much voltage, therefore too much current. The right side LED may have a shorter wire or better connections, so it goes first. Often, high current LEDs used for many hours can fade to half their original brightness. And of course excess current can pop the junction. If the ATV won't give you a satisfactory voltage you could add a wire-wound 1 ohm resistor into the circuit.
Answer 4 (0 votes):
have the aletenator tested, it may be faulty, test the battery too, when recharged it may still be good.
Discussion on this answer:
Comment: There is no alternator on this ATV.
================================================================================
|
Discussion Chain ID: 405608
================================================================================
User asked: Is a self-locking relay the same thing as a latching relay?
This [self-locking/inching WiFi relay](https://www.itead.cc/inching-self-locking-wifi-wireless-switch.html) can be configured to work in self-lock mode, in either NO or NC mode. I’m not sure if self-locking means the same thing as latching. Wikipedia says: > A latching relay maintains either contact position indefinitely without power applied to the coil. The advantage is that one coil consumes power only for an instant while the relay is being switched, and the relay contacts retain this setting across a power outage. The device above has a SRD-05VDC-SL-C 5V Relay component, and I saw a video where someone took one apart and it appears to have a copper coil which leads me to beleive this is using an electromagnetic current to close/open the contacts. What happens if the coil is charged and then power is removed from the relay? Wouldn’t the contacts drop? If so, then how could the relay maintain the current state? BTW this [relay](https://rads.stackoverflow.com/amzn/click/B00LW2VLS0) specifically states it is latching and uses the same component, so maybe my understanding of how the SRD-05VDC-SL-C 5V works is incorrect.
Discussion:
Comment: in the `-SL-` part of the part name the `S` means sealed and the `L` mean low power
Answer 1 (5 votes):
According to [Mozar Tips YouTube video](https://www.youtube.com/watch?v=KzR7EtPM15E) the relay is not latching. According to the Amazon link the unit is HiLetgo 5V 1 Channel Latching Relay **Module** with Touch Bistable Switch **MCU Control**. It's not the relay that is latching - it is the module. [](https://i.sstatic.net/qyiLs.png) _Figure 1. The board sports an[STC 15F104E MCU](http://www.stcmcu.com/datasheet/stc/STC-AD-PDF/STC15-English.pdf). That's what's doing the latching._ Any device using the SRD-05VDC-SL-C relay will open its NO contact when the power is removed. A latching relay is shown below. [](https://i.sstatic.net/904lx.gif) _Figure 2. Go to[HomoFaciens](http://www.homofaciens.de/technics-base-circuits-relay_en.htm) and click "Start animation" to see how the pawl mechanism is advanced on every impulse of the relay coil._
Discussion on this answer:
Comment: Wow, that’s really clever! Is there such a thing as a purely digital relay?
Comment: Both of those relays are 'digital' as they can have only two states: 0 / 1 or on / off. If you mean 'solid state' then yes, 'solid-state relays'.
Comment: that image is actually a ratchet relay, latching relays use different signals to turn on/off (either different wires or different polarity)
Comment: True. And the ratchet one is worse in the sense that you have to keep track of the state somehow. Thanks.
================================================================================
|
Discussion Chain ID: 701445
================================================================================
User asked: Problem with LR oscillator
I am trying to make a self oscillating fluxgate transformer using an LR oscillator with an op-amp. I replaced the op amp with a square wave generator and the h bridge worked fine but when using op amp it doesn't work. Circuit schematic: [](https://i.sstatic.net/gNc5Q.png) Transient response: [](https://i.sstatic.net/SCV2o.png) Vno14 is output of U2 and Vn007 is at the non-inverting terminal of U2. I am using the H-bridge configuration as the op-amp can't output a high current. I initially designed the transistor bases for measuring a current of 0.5 A. I found this type of current clamp meter has good accuracy, but there's only one research paper I found on the internet and I can't access it. Functional parts are: LR type oscillator,H-bridge with op-amp, non-inverting op-amp with unity gain for current sense resistor R8. Why isnt the output of U2 oscillating? What am I doing wrong? I am expecting a sawtooth waveform with peaks of +- 0.5A in l1 showing charging and discharging of inductor. When I replaced the opamp u2 with just a square wave generator and ran the h bridge worked fine but on connecting the opamp it didn't oscillate.
Discussion:
Comment: Vno14 cannot be the output of U2 because the diode at the output would clamp this to 0.7 V. The maximum allowed reverse base emitter voltage is violated at all NPN.
Comment: No as i said earlier I designed this circuit just for testing at 0.5 A. i kept getting spikes of voltages so i kept it so that the voltage wouldnt be greater than .7 and mess with the u2.
Comment: And what do u mean when u say reverse base emitter voltage is violate at all NPN.
Answer 1 (1 votes):
I tried your circuit in the CircuitLab simulator and it basically works. Because the typical NPN transistor allows only a reverse Vbe of around -5 V I changed the supply configuration. The H-bridge should run with 10 V, so I created a split supply of +/- 5 V to feed it and use the same supply for the OpAmps. With this modification the output voltages of OA1 (DRV_1) and OA3 (DRV_2) cannot go below -5 V and so Vbe stays within useful limits. I removed the diode at the output of OA2 because this would affect correct current measurements through R8. There was an excessive inductive kickback voltage and to catch this I added D1-D4. There are short periods during takeover where Q2 and Q4 are both conducting, but this is not dramatic. This is not a good solution but shows, that the general idea of your circuit is OK. Using PNP transistors at the high side could improve the symmetry and takeover. [simulate this circuit](/plugins/schematics?image=https%3a%2f%2fi.sstatic.net%2fMbcS8.png) - Schematic created using [CircuitLab](https://www.circuitlab.com/) **Added** This approach uses PNP transistors at the low side (Q2 and Q4). This avoids the issue with large negative Vbe for higher supply voltages and produces less critical takeover because a shoot through is not possible. The split supply must use equal voltages because the trigger level of OA1 depends on this symmetry. If V1 and V2 would be different, the threshold voltages at IN+ would be different as well. I added a little imbalance with R16, R17 and R18 to help the oscillation startup. A real world circuit would not need this because real OpAmps always have some offset voltages. [simulate this circuit](/plugins/schematics?image=https%3a%2f%2fi.sstatic.net%2f5NC7u.png)
Discussion on this answer:
Comment: Thanks for the answer. I tested your circuit on Lt spice and it worked but there appears to be a flat line intially when the output of u2 is high. Why is that? Will it cause problem? And on increasing the voltage to 10v why doesn't this circuit work?
================================================================================
|
Discussion Chain ID: 405606
================================================================================
User asked: C Language Pointers Question
Not sure if this is the correct place to post a programming based question so will have a go anyway. Attached below is a piece of code and a table where I have to fill in the blanks. **_Just to clarify, the question essentially is, ("The table should contain both the address and value of each integer variable after the last line of code has been executed.")_** The bottom table is my attempt and the boxes with a '?' are where I don't understand: [](https://i.sstatic.net/np1LD.jpg) I do understand pointers but I am getting confused with the pointer to a pointer variables I think. By the way this is based of a 32-bit micro-controller, hence the hex values. Would be great if someone could explain the step by step logic I should be taking with this code to fill in the table. Thanks
Discussion:
Comment: Hint: A pointer's value is the address at which some other value is stored, regardless of the type of the value that it points to. A pointer is a type, just like an int.
Comment: Are you starting with the assumption that the address of 'a' is 0x20000000?
Comment: @ajb, So when I see anything with the &, this is pointing to the address. And when I see an *, this is referring to the value of the memory location that the variable is pointing to?
Comment: Also, it's not immediately clear if "Value" is meant to refer to the value stored in the indicated variable, or the fully-dereferenced value. I would assume the former, but either one would make an interesting homework question. If I were the instructor I would have asked for both.
Comment: @m.Alin, yes sorry should have said. This is the starting address for a specific port of the micro-controller
Comment: @KingDuken, This is a paper based question, and I don't understand exactly what's happening, so running code likely won't help
Comment: Edited question to provide more info.
Comment: The question as stated is still not really clear--only two of those variables are integers! However I take it to mean the fully dereferenced value, which would be an integer for all of the variables in question. In any case, constructing a complete table of direct values and dereferenced values will probably help you.
Comment: @ajb While I'm not sure if the professor or the OP is the one making the question technically ambiguous, this seems like a pretty straightforward and very common pointer exercise that asks for the value and the address of all of the different variables in the function. As in, some entries of the "values" column should be addresses of the form `0x2000....` and other entries should be the integers `2` or `4`.
Comment: The ambiguity is in the table "variable" column, where instead of `int **z` it really ought to just say `z`.
Comment: I'm voting to close this question as off-topic because this should be migrated to stackoverflow.com as it is pure software.
Comment: I don't think it's necessarily off-topic but it's definitely unclear because you have no idea where the variables end up unless more info is provided.
Comment: The exact duplicate at SO: [Pointer to pointer clarification](https://stackoverflow.com/questions/21604946/pointer-to-pointer-clarification). No point in migrating, the post will get closed as a duplicate to that one.
Comment: And yes, pure programming questions not related to hardware or embedded systems programming are off-topic, as they should be asked at https://stackoverflow.com/ (and you'll get much better answers there).
Comment: Thanks for your comments guys. Appreciate the help.
Answer 1 (4 votes):
The `*` unary operator is called the _dereference_ (or _indirection_) operator, and it dereferences a pointer to the value stored to where it points. For example: int main(){ int a; int *b; a = 3; b = &a; return (*b); } The function above would return the value `3`. The operator can also be cascaded. For example, `*(*z)`. Here `*z` would return whatever value is stored in the location that `z` points to. In the case that z was pointing to a pointer (i.e. `int **z = &y` and `y` is a pointer), then the second indirection would return the value at the location pointed to by the pointer that `z` points to (in this case, the value of `y`). The `&` unary operator is called the _address-of_ operator. It's function is pretty self-explanatory: int main(){ int w; // assume this is stored at 0x0000 int x; // assume this is stored at 0x0004 int y; // assume this is stored at 0x0008 w = 3; x = w; y = &x; .... In this example, `x == 3` and `y == 4` (or `y = 0x0004h`).
Discussion on this answer:
Comment: If my answer doesn't help clear anything up, you will likely have better luck migrating this question to StackOverflow, IMO. It doesn't have anything to do with EE.SE.
Comment: I wouldn't say this is question is completely irrelevant to EE, since electrical engineering can include programming of microcontrollers, as the OP had mentioned. Just because this is fundamentally more of a programming question than a EE question, anyone here should be able to answer this question just as much as someone on StackOverflow, IMO.
Comment: Thanks for your comments guys. Appreciate the help.
================================================================================
|
Discussion Chain ID: 405605
================================================================================
User asked: How to convert high voltage DC at low amps to low voltage DC or AC at high amps?
How to convert high voltage 500 volts DC at very low amps to lower voltage 12 volt DC or AC at high amps? Must I use an electrostatic motor or can I use an op amp? The reason I am posing this is a desire to send up a wire to convert atmospheric electricity to something I can use.
Discussion:
Comment: You may be able to design a special-purpose DC-DC converter, but... What is the atmospheric electricity you reference?
Comment: The 500 volts is a rough estimate of the voltage from the ground to the roof of my house. Unfortunately, the current would be in picoamps. I once saw an article about a boy who developed enough amps to charge a cell phone from a vertical wire.
Comment: In addition to charge, you can collect EM/RF energy in the same way as my answer below.
Answer 1 (2 votes):
You might be able to adapt something from the ["solar engine"](http://solarbotics.net/library.html) guys. They have a lot of circuit variants that take small amounts of charge and store it in a capacitor until enough energy is available, then discharge it all at once to do something useful. Due to your input voltage you'll have to pick appropriately rated transistors.
================================================================================
|
Discussion Chain ID: 405603
================================================================================
User asked: How do you connect a device pin AIo when there is only AI0+ and AI0-
I am new to electronics and I faced this problem. I tried to search about it but got lost. Here is the sensor and the DAQ device <https://docs-emea.rs-online.com/webdocs/13ec/0900766b813ecfc2.pdf> <https://sourceforge.isae.fr/attachments/download/1824/IO_myRio_msp.png> Thank you
Discussion:
Comment: Tell us what device that is, where its datasheet is, and the characteristics of the signal.
Comment: Did you mean AIo or AI0 in your title? Please fix it if it's wrong.
Comment: Your "device" is not a sensor. It's a mechanical device known as a potentiometer. It has three terminals. What exactly are you trying to connect and to where, and what's your goal? Surely, your circuit is more than just a potentiometer.
Answer 1 (0 votes):
The device will measure the voltage between AIx+ and AIx-. If you want to measure a single ended voltage, connect **-** to **GND** and **+** to the signal. Let's suppose you connect the potentiometer between **GND** and the power supply and you want to measure the voltage on the middle pin: Connect the middle pin to AI+, and AI- to GND.
================================================================================
|
Discussion Chain ID: 405597
================================================================================
User asked: Does this experiment show that Kirchhoff's Law hold when there's a changing magnetic field involved in a circuit?
[In this video](https://www.youtube.com/watch?v=0TTEFF0D8SA), the electrical engineer and youtuber Mehdi Sadaghdar (ElectroBOOM) disagrees with [another video](https://www.youtube.com/watch?v=nGQbA2jwkWI) from professor Walter Lewin. Basically, professor Lewin shows in an experiment that if we have two different resistances connected in a closed loop, and if we generate a changing magnetic field using a coil, the voltage at the endpoints of the two resistances will be different, contrary to the expectations from Kirchhoff's Voltage Law (KVL). [simulate this circuit](/plugins/schematics?image=https%3a%2f%2fi.sstatic.net%2fBDvVK.png) - Schematic created using [CircuitLab](https://www.circuitlab.com/) According to the experiment, the left voltmeter VM1 shows a voltage different from the second voltmeter VM2. Lewin then concludes that KVL does not hold when there's a changing magnetic field. The mathematical reason that he gives is that the magnetic field is non-conservative, and KVL can be derived from Maxwell's equations only when the field is conservative. He then says that this experiment is a proof of his claims. Mehdi, on the other hand, points out two things: first, that the way the probing was done is incorrect. The changing magnetic field has an effect on on the probe wires, and that's one of the reasons why the voltmeters change value depending on the position. Second, he says that because there's a loop, then the loop is behaving like an inductor, and together with the coil it's forming mutual inductor: [simulate this circuit](/plugins/schematics?image=https%3a%2f%2fi.sstatic.net%2fwTytb.png) I understand Lewin's derivation of the KVL, so I understand that there's an issue with the non-conservative magnetic field, but at the same I think Mehdi is right: that loop is an inductor, and the way Lewin is probing the circuit looks wrong to me. So where is the mistake here? * Does KVL hold in the circuit above? * Is the probing being done right? * Does the circuit have a mutual inductor that should not be ignored?
Discussion:
Comment: You know that Faraday's Law works and that Lewin is correct in the sense that the current in the loop must be the same throughout the loop. One can debate about an experimental setup, of course. But the law remains.
Comment: Don't conflate the diagram with the actual circuit. Kirchoff's laws describe _ideal_ components in a _[lumped component model](https://en.wikipedia.org/wiki/Lumped_element_model)_. An actual circuit has resistance in places where there is no "resistor" component, inductances (including _mutual_ inductances) in places where there is no "inductor" component, etc. If those so-called "parasitic" components matter, then it is up to you to explicitly represent them in your model (i.e., in your circuit diagram.)
Comment: @jonk: you're right. The question here (from my prospective) is whether the experimental setup is accurate enough or not. Or vice-versa: whether the model is accurate enough to describe the experiment.
Comment: @SolomonSlow: again, I agree. The fact here is that we have a person (Lewin) who *is* conflating the diagram with the actual circuit (at least, that's how I understand it). Hence my question: is he right in saying that the diagram correctly describes the circuit? Do the parasitic components matter in this case? Remember: he didn't just play with numbers, he has shown an experiment and said that it proves his claims
Comment: Possible duplicate of [Circuit yields a peculiar contradiction between KCL, KVL and Faraday's law](https://electronics.stackexchange.com/questions/309286/circuit-yields-a-peculiar-contradiction-between-kcl-kvl-and-faradays-law)
Comment: All this has nothing to do with the truth of KVL, it is a beginner's measurement-engineering mistake. A voltmeter displays the voltage difference *between two points in its internal circuitry*. It doesn't display the voltage difference *between the ends of the probes that are plugged into it.* End of problem! Of course in many situations, if you use the meter in a sensible way, the difference between the voltage displayed and the voltage between the probe tips is too small to bother about. But in this situation, that is not the case.
Comment: @HeyHey It depends what you mean by "accurate enough". As in my previous comment, the issue is simply that the circuit does not measure what Lewin claims it measures. That is true, whether or not the meters are "accurate" in the sense of displaying correctly what they *actually* measure.
Comment: All this is no different in principle from trying to measure current with a meter whose internal resistance is the same order of magnitude as the resistance of the circuit under test. Understanding why that doesn't work is an exercise in most "DC circuits 101" courses. In that situation, nobody would try to claim that the meter is "inaccurate" or that Kirchhoff's or Ohm's laws are "wrong." The explanation is simply that you are not measuring what you wanted to measure.
Answer 1 (11 votes):
The lumped component models to which KVL is applied are just that--models. Like all models, they are only accurate to the extent that they represent the relevant characteristics of the system they reflect. The simple loop of two resistors model does not represent the susceptibility of the conductive path that constitutes the circuit to induced EMF, therefore this simple model will not reflect the behavior of the real circuit in the real world where induced EMF is a thing that happens. The simple model can be made more accurate by including inductors between the resistors and an additional inductor that represents the solenoid that provides the changing magnetic field. By considering the coupling of these inductors it is possible to incorporate the induced EMF into the model and thus achieve results that better reflect reality. A reasonably complete model of the situation in Lewin's demonstration would look something like the following ([source](http://www.eevblog.com/forum/chat/does-kirchhoffs-law-hold-disagreeing-with-a-master/msg1945312/#msg1945312)), which is also what Mehdi Sadaghdar shows. Note that the results of simulating this lumped element model closely resemble those of Lewin's demonstration. [](https://i.sstatic.net/egi8T.png) This idea of refining a theoretical circuit model by adding lumped elements to represent parasitic terms (that is, inherent characteristics of a system that are not intentional but are relevant to the system's behavior) is not exclusive to situations where there is a changing magnetic field, and is in fact a common and useful practice in electrical engineering. For example, the behavior of a MOSFET switch can be more accurately modeled by including elements to represent CGS and CGD. In this case, the inductors represent an electrical phenomenon that is governed by the physical relationship between the elements of the real world circuit. As such, if the circuit is physically rearranged, the inductors in the model must be adjusted to reflect the electrical characteristics of this new physical relationship. This is also a well-understood aspect of electrical engineering, where, for instance, the physical proximity of two tracks on a PCB must be understood as affecting the way the signals in those two tracks interact. At a certain point, when the rates of change in the circuit state become fast with respect to the physical size of the components of the circuit (including wires/PCB tracks!), the lumped element becomes unwieldy at best and inaccurate at worst, at which point things like transmission line models come into play, but the lumped model remains quite useful in dynamic systems operating well into the MHz range. So on the whole, Lewin's claim that KVL does not work for the situation he demonstrates is basically correct, but only because the circuit model used does not represent elements that are crucial to understanding its real world behavior. As a side note, it may look as if Lewin doesn't understand what's happening in this circuit, however he clearly does when you examine the specific language he uses in the lecture and in other materials. From [this supplement:](http://web.mit.edu/8.02/www/Spring02/lectures/lecsup4-1.pdf) > Suppose you put the probes of a voltmeter across the terminals of an inductor (with very small resistance) in a circuit. What will you measure? What you will measure on the meter of the voltmeter is a "voltage drop" of Ldi/dt. But that is not because there is an electric field in the inductor! It is because putting the voltmeter in the circuit will result in a time changing magnetic flux through the voltmeter circuit, consisting of the inductor, the voltmeter leads, and the large internal resistor in the voltmeter This makes it clear that Lewin considers the voltmeter and its leads part of the circuit, and as he has stated, the path taken through the changing field affects the integral and therefore the voltage indicated by the meter. This is precisely the effect that Mehdi Sadaghdar describes in his video, just observed from a physics perspective (Faraday et al) instead of an EE perspective (parasitic inductances). I'm not sure why Lewin has not chosen to acknowledge this equivalence, other than that he considers the latter a 'right answer for the wrong reasons'. **Edit to add:** In [this video](https://www.youtube.com/watch?v=LzT_YZ0xCFY&feature=youtu.be&t=1801), Lewin more clearly expresses his objection to formulating the problem in a way that reflects KVL. For this circuit: [simulate this circuit](/plugins/schematics?image=https%3a%2f%2fi.sstatic.net%2fJwCzK.png) - Schematic created using [CircuitLab](https://www.circuitlab.com/) Lewin shows that, starting at the bottom left corner and moving clockwise, the closed loop integral of \$\overrightarrow{E}.\overrightarrow{dl}\$ is as follows (note that no term is shown for the inductor because it is assumed to be ideal, ie, superconducting): \$ \oint \overrightarrow{E}.\overrightarrow{dl} = -V_{0} + IR + \frac{Q}{C}\$ Because of these two identities: \$\oint \overrightarrow{E}.\overrightarrow{dl} = -\frac{d\Phi_{B} }{dt}\$ \$-\frac{d\Phi_{B} }{dt} = -L\frac{dI}{dt}\$ We can describe the circuit using this equation: \$-V_{0} + IR + \frac{Q}{C} = -L\frac{dI}{dt} \$ If we wanted to get something that resembles KVL, we can simply move the term that describes VL to the other side of the equation: \$-V_{0} + IR + \frac{Q}{C} + L\frac{dI}{dt} = 0\$ Of this latter form, Lewin says moving the inductance term to the left "doesn't make the equation wrong, but the physics stinks!" because we now neither side of the equation wholly represents \$ \oint \overrightarrow{E}.\overrightarrow{dl}\$.
Discussion on this answer:
Comment: Mhhhh, so he explains it in a supplement. I wonder why he did not explain it in all his videos, and on the contrary he insists that the voltage that he measures is the correct one
Answer 2 (2 votes):
> Does KVL hold in the circuit above? Yes. Kirchhoff's Voltage Law as formulated by Kirchhoff in his 1845 paper "Ueber den Durchgang eines electrischen stromes etc." states (my translation) > 2. when the wires \$1,2,...n\$ form a closed figure, $$I_1R_1 + I_2R_2 + ... I_nR_n$$ = the sum of all electromotive forces that are on the way: > When we define the EMF induced along any path \$C\$ by a changing magnetic field \$\vec{B}\$ as $$ \mathscr E_{induced} = \int_C \vec{E_{rot}} \cdot d\vec{\ell}$$ where \$\vec{E_{rot}}\$ is the divergence free (or rotational) component of the \$\vec{E}\$ field, which is a solution to the equation $$\vec{\nabla} \times \vec{E_{rot}} = \frac{\partial\vec{B}}{\partial t}$$ then, KVL may be applied without problems to the circuit above. [However, it should be noted, that in determining what a voltmeter will read, we need to include the EMF induced in the leads as well.] It should be noted that KVL is often taught, not the way Kirchhoff expressed it, but in some variation of the following form: > The potential difference between any two points in a circuit is path independent. [Pseudo-KVL] The above statement, which I call Pseudo-KVL, when true, does entail KVL. Furthermore, KVL entails Pseudo-KVL when there is no induction of an electric field by a time-varying magnetic field. However, KVL and Pseudo-KVL have important differences. KVL is a loop law. By this I mean that it describes a mathematical relationship that is found by traversing a loop. Pseudo-KVL is a "potential" "law". By this I mean that it essentially assumes the existence of potential differences. That is all fine and dandy as long as potential differences exist. It becomes problematic if the voltage drop across a component is _path dependent_. [If one defines "potential difference" as $$\int_a^b \vec{E}\cdot d \ell$$ then one runs into problems when \$\vec{E}\$ is not a conservative field. The integral takes on different values depending upon the _path_ between \$a\$ and \$b\$] > Is the probing being done right? There cannot be "bad" probing in this situation, because there is no uniquely right, "correct" way to probe. Different arrangements of the probe wires will give different results, and those results need to be _interpreted_. The measuring device, together with its two probe wires form part of a loop. Any path in the circuit under test between the test points forms another part of a loop. Together, the partial loop containing the measurement device, and the partial loop containing the part of the circuit under test, make a whole loop. According to KVL, the sum of all the EMFs in that loop equals the sum of all the IR voltage drops in that loop. Thus, the voltage across the measurement device is equal to the sum of all the EMFs minus the sum of all the IR voltage drops _other than_ the measurement device itself. [Note, that since a measurement device (in a fixed configuration) will report its measurement in one given way, it should not matter _which_ path within the circuit under test we choose between the test points to solve the KVL equation.] > Does the circuit have a mutual inductor that should not be ignored? One must account for the EMFs induced in the wires. It doesn't matter how we _draw_ the schematic. In some cases, it may be more convenient to include _four_ inductors -- one for each wire segment between a resistor and a test point. Or, we can omit the inductor symbols, as long as it is clear in context that there is a time-varying magnetic field, and that we need to take into consideration the EMFs induced in the wire segments when performing circuit analysis. Context, context, context. Just remember that one way or another, the EMF induced in the wires must be accounted for.
Answer 3 (1 votes):
Let me copy what I commented on the video. Of course "Lewin" is right; it is very basic physics. > In the second part of your video, you basically explained why can't a voltage be defined and why Lewin is right. The exact point of a voltage is that it shouldn't matter how you probe it, it should be the same either way. The definition of voltage is electric potential, that is, the voltage difference between two points should give you the necessary total energy to move a charge from one point to the other, no matter the path. If the path matters, than everything falls apart; The field is non-conservative. Of course you can model these effects in different ways, like introducing a transformer, but those are just that, models, with limitations and you should always know that with which limitations does your model work as expected. UPDATE: I see that some of you are a bit confused/lost. Let me try and help. This is the definition of voltage in words (copied from wikipedia): > Voltage, electric potential difference, electric pressure or electric tension is the difference in electric potential between two points. The difference in electric potential between two points (i.e., voltage) is defined as the work needed per unit of charge against a static electric field to move a test charge between the two points. So, you move a unit charge from one point to the other and **no matter the path you have chosen to do so** , the total energy input needed from you to move the charge from one point to the other is the voltage difference between the two points. Now, what Kirchhoff's Law really says, is that if you take a charge on a trip, but at the and you take the charge back to the starting point, the total work you have done on the charge will be 0. From here you can easily see that it will not hold if the curl of the electric field is not 0 everywhere; because you can than get on a loop in which E always points in the opposite direction of travel and when you get back to the starting point, you will have done a lot of work against the field, even though, you have arrived back to the original starting point. Fore example, in the loop above (R1-R2) you can keep moving round-and-round and the work done by you will be monotonically increasing. If rotE is not identically zero, a potential field cannot be defined, voltage cannot be defined (it doesn't exist), thus you cannot even talk about voltage in any context. And the presence of a changing magnetic field does cause E to have a curl, per the Maxwell–Faraday equation.
Discussion on this answer:
Comment: *The exact point of a voltage is that it shouldn't matter how you probe it, it should be the same either way.* True, but if you ignore the influence of **how** you probe it, you can mislead yourself. In my opinion that leads Lewin to the wrong conclusion. Of course "basic physics" always hold true as does KVL, but if you ignore certain effects you draw the wrong conclusions.
Comment: It isn't even that that KVL doesn't hold true, but that it doesn't make sense. There isn't such a concept as voltage if rotE is not 0. It's like trying to talk about the next number after n with regards to real numbers; it is nonsense. Of course that a measurement can have errors if not done with ideal instruments or care. However, measuring the voltage via the definition would yield the same result; the "problems" the video identifies with the probing are the exact problems why voltage (electric potential) cannot be defined.
Comment: This would be a good answer... if we limited ourselves to models. But Lewin showed a real-world experiment to prove his claims, he didn't limit himself to laws of physics. When you go from theory to the real world, the way you measure quantities matter. Mass, like voltage, doesn't change with the way you probe it, but you cannot measure it by putting a scale on your head.
Comment: But the experiment he did/does is perfect; As I said, it doesn't have a problem if the presupposition is that voltage as a concept exists, the instruments are showing the exact thing that he is trying to measure: the integral of E along the path of the probe lines, which is the definition of the electric potential difference. He then concludes, that integrating along different paths but between the same points give different results, thus the voltage between the two points cannot be defined. There is no issue with this, more than a century old, I might add, argument.
Comment: *But the experiment he did/does is perfect* How can you conclude that, do the non-twisted parts of the wire ignore the magnetic field? No they don't, so they should be taken into account. Lewin doesn't and that's his misconception.
Comment: @Bimpelrekkie They don't "ignore" B, the twisted pair doesn't ignore it either. The affects of the changing B are the exact point. I don't know what else to say at this point. It seem like I am talking to a wall: **The voltage (if defined) between 2 points is the integral of E along a path (ANY path) of those 2 points.** The experiment showed by Lewin does exactly that; Integrates between the same 2 points on different paths. He gets different results, concludes that they are different, thus concludes that the voltage between the 2 points doesn't exist.
Comment: @Cerike: *The voltage (if defined) between 2 points is the integral of E along a path (ANY path) of those 2 points. [...] He gets different results, concludes that they are different, thus concludes that the voltage between the 2 points doesn't exist.* This is actually an excellent answer, much better than the wot :)
Comment: "Kirchhoff's Law really says, is that if you take a charge on a trip, but at the and you take the charge back to the starting point, the total work you have done on the charge will be 0. " No, Kirchhoff did not say that. Others said that. What Kirchhoff said is found in my answer.
Comment: @Cerike "It isn't even that that KVL doesn't hold true, but that it doesn't make sense. There isn't such a concept as voltage if rotE is not 0. " KVL as _taught_ might not make sense when E is rotational, but KVL as _taught_ is not what Kirchhoff _wrote_. See my answer.
Answer 4 (0 votes):
> Does KVL hold in the circuit above? That depends on how you frame KVL. I think it's safe to say that one should assume that it's defined for a uniform magnetic field, or possibly that it's defined in a magical world where lines on a page are actually perfect conductors with no resistance and neither magnetic or electrostatic coupling to other lines on the same or other pages. Note that I am **not** poo-pooing KVL -- but it is limited to theoretical explorations of ideal circuits. You should **always** have in mind how your real circuits are going to differ from the ideal representation in your schematic. > Is the probing being done right? That's an opinion question. "Right" depends on what you're trying to find out, or what you're trying to prove. > Does the circuit have a mutual inductor that should not be ignored? As drawn in the upper diagram -- yes. But as soon as you put that coil in there, you're adding elements to the schematic that don't fit with the classical assumptions of schematics. You are, in fact, implicitly breaking a classical assumption of schematics: that you can move components around arbitrarily as long as the lines stay connected. By drawing that coil in there you're taking a perfectly good schematic diagram and turning it into a woefully under-specified mechanical drawing. I believe that the second drawing will let you accurately calculate voltages and currents in the resistors, but to accurately represent the effect on the voltmeters you'd need two more mutual inductances, between the coil and the resistor loop and the leads of the meters.
Discussion on this answer:
Comment: _"Right" depends on what you're trying to find out_ => well, I think it's clear from the videos what they're trying to figure out: the voltage across R1 and the voltage across R2. I don't think there's an opinion in this case
================================================================================
|
Discussion Chain ID: 405592
================================================================================
User asked: Is there a practical way to create/inject some visible interference into a nearby AC mains?
I have [this](http://www.farnell.com/datasheets/2026060.pdf?_ga=1.56694762.1111228725.1474151580) 230 to 6V rms step-down transformer. I use it to observe the mains voltage. But recently I needed to create some interference or spike in the mains. So I first tried the following: I used a filterless power strip. I coupled the transformer's primary side to one of the sockets of the power strip. And at the adjacent socket I plugged a [heat gun.](https://images-na.ssl-images-amazon.com/images/I/71ozsyu59oL._SX466_.jpg) I sometimes very randomly saw some tiny fluctuation and that disappeared. My approach was to see the interference from the nearby AC socket. What type of load would create a visible interference or spike? Or is there any other practical way to achieve this. I want to create a spike or interference by a load and observe that from a nearby AC socket via a scope and a transformer. More over is there a safe way to observe the Line to earth or neutral to earth voltage on scope? I mean if I use the transformer secondary for the line can I connect the scope ground to the mains earth safely?
Discussion:
Comment: What are you hoping to achieve?
Comment: Thats all nothing more.
Comment: You really need to define what you are trying to model on the mains. I'll prove this by providing you with a way to do it which I'm pretty sure isn't what you mean, but certainly would fit ***some*** interpretation of what you wrote. Take an old dental x-ray machine and hook it up to the mains and *use it*. While it is running, have a look at your mains. You will see plenty of spikes and interference. Of course, you'll say, "not that kind." But then, this only begs the question, "what kind, then?" Or, maybe, that dental x-ray machine is the right answer?
Comment: @jonk Any kind of visible interference. Maybe I should go to a dentist and bring the subject there in a way when faking my tooth pain.
Comment: @user16307 Hopefully you find a dentist with older equipment. Say, 30 years or older? I think the newer equipment is much, much better about injection. Back then, the interference was enough to cause equipment in other rooms to reset themselves! Today? Not so sure. Still, you'll probably see something quite visible, anyway.
Answer 1 (3 votes):
Any powerline communication device does exactly that: inject a signal on top of the power signal, and extract that at the other end. It works. The fact that you don't see much with an oscilloscope just means you're using the wrong instrument. Try the following: 1. use a dimmer for resistive loads (for incandescent lamps, i.e. the cheapest dimmers you find). 2. set it to a medium dim 3. attach a large load, e.g. a hot plate, toaster, large lamp, whatever, close to the maximum rating of your dimmer 4. use the transformer, plugged into the outlet you want to observe, only as a source for the trigger of your oscilloscope 5. use that trigger signal to trigger the oscilloscope, observing a capacitive divider: two (high-voltage, medium to small value!!) capacitors of two different sizes in series between live and neutral of the power outlet you want to test. What does a cheap dimmer do? Typically, it's a phase-fired controller, which means it always turns on the load (like you, flipping a switch) at the same phase (i.e. angle) of the grid voltage. That's awesome, because a powerline system has different properties, depending on which phase you look at it. Now, your transformer might not even have the bandwidth to notice the high-frequency noise caused by switching on, but your capacitive divider definitely has – in fact, it should act as kind of a high-pass filter. By triggering the oscilloscope with your transformer, you make the grid phases take a "fixed position" on your oscilloscope screen. That's immensely helpful, since now your switching noise will also always get a fixed position (since the switching always happens at the same phase), and be much easier to spot. Compare load with and without dimmer, and with no load and dimmer at all. Then start playing around with the dimming ratio. [simulate this circuit](/plugins/schematics?image=https%3a%2f%2fi.sstatic.net%2fy4Cqk.png) - Schematic created using [CircuitLab](https://www.circuitlab.com/)
Discussion on this answer:
Comment: For increased effect add long extension cord ("resistor") to increase resistance from the source.
Comment: @Jeroen3 but unroll that cable, unless you want to improvise an inductive low-pass filter
Comment: @MarcusMüller Would you mind to draw what you have written? Otherwise I can draw and ask you whether is correct. This is high current stuff thats why, to be sure.
Comment: it should be extremely low-current (but relatively high-voltage), but sure, I'll add a drawing
Comment: @user16307 is that the drawing you asked for?
Comment: @MarcusMüller Yes thanks, I guess the caps must be rated for 480V something for spikes.(?)
Comment: You are also connecting the neutral directly to the scope's ground at the bottom of the capacitive divider. When the scope is earthed the RCD tripped last time when I did that. https://electronics.stackexchange.com/questions/404701/rcd-tripped-when-measuring-with-a-scope
Comment: well, you can avoid that by adding another capacitor between C2 and neutral and only measuring over C2, and if you do that, you could remove the line I labeled with "DANGER". But then you'd ideally have a floating instrument. The fact that something got triggered is good and implies that's not the case, so yes, go and add a third capacitor.
Comment: That capacitive divider is backwards, it will apply nearly all of the mains voltage to the oscilloscope (modulo frequency response).
Comment: **ooops**: True dat. Fixed that and took the RCD aspect of OP / third cap into the design
Comment: One note -- C1-C3 should be Y1 type safety rated capacitors (to protect both you and the scope, lest a non-rated cap short out)
Answer 2 (3 votes):
For EMC testing to meet standards, a so-called CDN (coupling-decoupling network) or LISN (Line Impedance Stabilization Network) is used. You may be able to find schematics and instructions for making such a network. I have built LISNs (for measuring noise created by circuits) from such information and they worked fine for pre-compliance testing. Here is the internal schematic of a [commercial device](https://www.emco-elektronik.de/files/cdn_emco.pdf). As you can see it's a decoupling network on the mains input and a coupling network on the other side to allow injection of signals. [](https://i.sstatic.net/DScXy.png) As far as creating nasty noise without any fancy equipment, I've found a classic 100/140W Weller soldering gun to be a good informal source of noise (photo from Amazon.com). Certainly they are better used for creating noise than for soldering for 99% of electronics purposes. [](https://i.sstatic.net/zt935.jpg)
Answer 3 (2 votes):
You could use a 230 v relay (SPDT or greater) wired as a buzzer. One coil lead is wired through the NC and Common, the other lead straight to mains. The inductive kick-back from the coil should give you some good rough spikes. You can adjust the contact clearance and the spring tension to minimize excess noise.
================================================================================
|
Discussion Chain ID: 405591
================================================================================
User asked: LDO, linear regulator or DCDC buck converter
I would like to power an ESP32 in my car, so the input voltage is between 11 and 15v, and the output voltage should be 3.3v to power the Arduino board. I thought that LDO were only for low dropout voltage. However, I saw that for example, the esp32 is powered with the usb 5v interface through a LDO ASM1117 3.3v. So the dropout voltage is around 1.7V... Is this normal? What is the highest dropout voltage usable with LDO or linear regulator? In my case, I think that the only way to power the esp32 is to use a buck converter, but if you have some solution with a linear regulator, I am interested for my understanding!
Answer 1 (5 votes):
The term LDO has come to be misused -- I see folks calling plain old high dropout linear regulators "LDO". * LDO -- a linear regulator that is _capable_ of operating with a low dropout. But they can still work just fine with a large difference between \$V_{in}\$ and \$V_{out}\$ * Linear regulator -- any regulator that works by burning up power; i.e., a regulator whose input current is substantially the same as its output current. * Switcher -- any regulator that works by switching power through an inductor (I'm purposely ignoring charge pumps here). Generally more efficient than a linear regulator when \$V_{in}\$ is substantially higher than \$V_{out}\$ You can use a linear regulator, LDO or not. But at worst case it'll burn up (13V - 3.3V) * (output current + regulator current). That means that (A), you have to supply that power, and (B) you need to pay attention to thermal issues. That regulator will be the hottest part of your board, and it's heat sink may be the biggest feature of your board. They **will** have problems if they get too hot, and thermal issues can get very un-trivial. Maybe you can stand that, maybe not. You could also buy a switching regulator module -- they make them to be pin-compatible replacements for the popular linear regulators. It's not at all a bad way to go if you don't have the circuits chops for a switcher, or if you just don't want to bother.
Discussion on this answer:
Comment: Thanks @TimWescott for this great explanation! Here are the data : AMS1117-3.3 : 1.5V≤ (VIN - VOUT) ≤ 12V ESP32 : arround 200mA maximum Regulator current : What is it ? P = (13V - 3.3V) * (output current + regulator current) = 9.7 * (0.2 + ??) = 2W T j,t2 = Ta + P × RthJA = 90°C + 15 × 2W = 120°C < 125°C I think it is too close to the maximum rating...
Comment: Furthermore, I found this on the ASM1117 datasheet : Note 2: Line and Load regulation are guaranteed up to the maximum power dissipation of 1.2 W for SOT-223, 2.2W for TO-252 and 780mW for 8-Lead SOIC. Power dissipation is determined by the input/output differential and the output current. Guaranteed maximum power dissipation will not be available over the full input/output range. I would like to use SOT223, so the maximum dissipation mentionned is 1.2W! So I think it is better to use switching converter!
Comment: @RomainD2 You should also study up a bit on connecting to car electrical systems -- they're nominally 12V, but in normal operation that means up to 14.5 (or 14.8 -- I always have to check), and there's a fairly normal event called "load dump" that can bring that voltage up (briefly) to 40-ish volts. There are regulators that are specifically designed to operate off of car electrical systems; you'd do well to find one and to pay attention to any app notes that pertain to using it.
Comment: I wouldn't use AMS1117 in an automotive application TPS7A1633 is a better fit there.
Comment: @TimWescott : for example on usb phone charger which are connected to the 12vdc car, are they using specific chips or simple dcdc converter as mp2407, mp1584 or similar chips ?
Comment: It's been long enough since I've even contemplated hooking something up to a car electric system that I'm not going to recommend any specific part. Any semiconductor manufacturer who sells into the automotive market, however, **will** recommend specific parts. Or go with the suggestion from @Jasen.
================================================================================
|
Discussion Chain ID: 405590
================================================================================
User asked: MicroSD raw write/read mode. After sector write once, can't write more sectors and read always 0's
I am doing, for the first time, the interface between a microcontroller (PIC32MX) and a microSD card through SPI. The cards I'm using are initializing correctly. The sector/block size is fixed at 512 bytes / sector because I will only use SDHC and SDXC cards. I'm doing raw write/read on the card, because for my application I do not need a file system, it's a simple data logger. I can check the content of the card sectors with the "Hex Workshop Hex Editor" software. The SPI clock is currently at 200KHz for a starting point. I have a function that writes an entire sector and a function that reads an entire sector. I have noticed that if I use the sector_write function with CMD24 (WRITE_BLOCK) for **at least one time** (and it works on the first call, writing the sector correctly), the subsequent sector_write calls does not work, I see always 0's stored at second sector that I want to write to. In this example, I'm trying to fill sector 1000 and 1300 with the same content, but only sector 1000 get filled with that content, and sector 1300 get filled with 0's (actually is its original content). Also, I've tried to write in a sequence sectors 1000 and 1001 and the result is the same (sector 1001 does not fill with the same content of sector 1000). That is, if I call the sector_write function **once** , the read function returns reads from a sector full of 0 (incorrect). If I comment all the write_sector calls, the readings occur correctly. For the following code, only sector 1000 is written ... all sector 1300 remains at 0s. This code is right after the card is successfully initialized with the correct card responses. for initialization I use: |CMD0|CMD8|CMD58|repeated CMD55+ACMD41|CMD58|. I do not use CMD16... What can I do to solve this? Has anyone here already faced this problem? Regards. if (SD_initialized == true) { write_reply = SD_write_sector(1000); DelayMs(1000); write_reply = SD_write_sector(1300); } [](https://i.sstatic.net/e6Qrj.png) [](https://i.sstatic.net/mQnHU.png) uint8_t SD_command[6]; uint8_t SD_write_buff[512]; uint8_t SD_read_buff[512]; uint8_t n = 0; for (i=0; i<512; i++) { SD_write_buff[i] = n; n++; } if (SD_initialized == true) { write_reply = SD_write_sector(1000); DelayMs(1000); write_reply = SD_write_sector(1300); } uint8_t SPI_write (uint8_t byte) { while(SPI1STATbits.SPITBF); SPI1BUF = byte; while(!SPI1STATbits.SPIRBF); return SPI1BUF; } uint8_t SD_write_sector (uint32_t sector) //sector = block number { uint8_t reply; uint32_t i; do { reply = SD_send_cmd (24, sector); } while (reply != 0); SPI_write(0xFF); //Dummy byte SPI_write(0xFE); //Data start token (0xFE) for(i=0; i<512; i++) //Data block { SPI_write(SD_write_buff[i]); } SPI_write(0xFF); //2 bytes of CRC SPI_write(0xFF); reply = SPI_write(0xFF); reply &= 0x1F; // Response of SD: xxx0sss1 // sss = 010 ---> Data accepted = 0x05 // sss = 101 ---> Data rejected due to CRC error = 0x0B // sss = 110 ---> Data rejected due to writing error = 0x0D return reply; } uint8_t SD_send_cmd (uint8_t CMD, uint32_t ARG) { SD_command[0] = CMD + 0x40; SD_command[1] = ARG >> 24; SD_command[2] = ARG >> 16; SD_command[3] = ARG >> 8; SD_command[4] = ARG & 0xFF; SD_command[5] = getCRC7 (SD_command, 5); SPI_write (SD_command[0]); SPI_write (SD_command[1]); SPI_write (SD_command[2]); SPI_write (SD_command[3]); SPI_write (SD_command[4]); SPI_write (SD_command[5]); SD_reply1 = SPI_write(0xFF); //dummy read SD_reply1 = SPI_write(0xFF); //actual read if (CMD == 8 || CMD == 58) { SD_reply2 = SPI_write(0xFF); SD_reply3 = SPI_write(0xFF); SD_reply4 = SPI_write(0xFF); SD_reply5 = SPI_write(0xFF); } return SD_reply1; } uint8_t SD_read_sector (uint32_t sector) { uint8_t reply; uint32_t i; reply = SD_send_cmd (17, sector); if (reply != 0) { return reply; } while (SPI_write(0xFF) != 0xFE); //SPI return read byte for (i=0;i<512;i++) { SD_read_buff[i] = SPI_write(0xFF); } SPI_write(0xFF); //read 16-bit CRC SPI_write(0xFF); return reply; }
Discussion:
Comment: It looks as though your SD_write_sector returns a reply. What are you getting for your write_reply values in both cases? From your comments (as I'm not familiar with PIC32MX), they should both be returned as 0x05. Is that true?
Comment: Also, what do you mean by "If I comment all the write_sector calls, the readings occur correctly." Wouldn't the readings be all zeros? What are you testing at that point?
Comment: You might need to poll until the card isn’t busy. Fixed delays work in some cases, but in my testing I found it was necessary to work around strange card quirks. See _sd_command() here: https://github.com/edeca/Electronics/blob/master/Include/sd_spi.c
Comment: Sean M: write_reply is 0x05 in the first write_sector call, and 0x1F in the second call. 0x1F because I have (reply &= 0x1F;) at SD_write_sector(). If I comment that line the response is 0xFF.
Comment: @Sean M If I do not call once to SD_write_sector(), and try to read a sector (that is, when firmware has only readings of sectors), the readings are OK and I get the correct content read from the sector, If I call SD_write_sector() at least for one time in the firmware (after card init), the sector readings following this write return all 0's for the same sector where I get correct response (of 512 bytes) if I do not call once to SD_write_sector().
Answer 1 (2 votes):
To solve the problem, I've just added the following line at the end of `SD_write_sector()`: `while (!SPI_write(0xFF));` OR `while (SPI_write(0xFF) == 0);` Now it's all working correctly (writes and reads). uint8_t SD_write_sector (uint32_t sector) //sector = block number { uint8_t reply; uint32_t i; do { reply = SD_send_cmd (24, sector); } while (reply != 0); SPI_write(0xFF); //Dummy byte SPI_write(0xFE); //Data start token (0xFE) for(i=0; i<512; i++) //Data block { SPI_write(SD_write_buff[i]); } SPI_write(0xFF); //2 bytes of CRC SPI_write(0xFF); reply = SPI_write(0xFF); reply &= 0x1F; // Response of SD: xxx0sss1 // sss = 010 ---> Data accepted = 0x05 // sss = 101 ---> Data rejected due to CRC error = 0x0B // sss = 110 ---> Data rejected due to writing error = 0x0D **while (!SPI_write(0xFF));** <----------------------------------- OR **while (SPI_write(0xFF) == 0);** return reply; } This line takes around 500us to execute on with my 8GB SanDisk microSD card and 2.5ms with my 4GB Kingston card. I used an IO pin to measure those times.
Discussion on this answer:
Comment: You should implement a timeout, for example `timeout = 50; do { .. } while (.. whatever .. & timeout--)`.
Answer 2 (1 votes):
Not sure what is expected from this: do { reply = SD_send_cmd (24, sector); } while (reply != 0); So you keep sending CMD24 in loop? You must send it once, and wait for response, evaluating response properly to see why card did not return 0x00. Also you must wait for the byte with non-zero bit 7 to arrive in `SD_send_cmd` instead of just reading two bytes and returning last one. Of course timeout is required to ensure loop does not hang if card does not respond, but this timeout must be quite long. What happens here is you sending CMD24 in loop not catching response properly, then send another CMD24 etc, but write command can withstand inactive chip select as I know so the write command appears in progress during this incorrect looping.
================================================================================
|
Discussion Chain ID: 405583
================================================================================
User asked: Measurement isolated loop with Op Amp
I'm trying to measure a voltage across an Rsense (R2) in a galvanic isolated loop that flows a current (4 - 20mA). My Op Amp has Vcm +20V. But I'm worried about the voltage in nodes B and A with respect to GNDA. My intuition is that the galvanic isolation will be corrupted and GNDA and GNDB will have same potential. What would be the voltage in these nodes with respect to GNDB if the isolation breaks? I know that I could measure directly to R1 but I want a circuit that can be used to measure shunt resistors like in high current measurements [simulate this circuit](/plugins/schematics?image=https%3a%2f%2fi.sstatic.net%2f8Nt5F.png) - Schematic created using [CircuitLab](https://www.circuitlab.com/)
Discussion:
Comment: If you need to maintain isolation, you may want to look into isolation amplifiers. They're more expensive, but they can maintain galvanic isolation between the input and output.
Answer 1 (1 votes):
There's no galvanic isolation in your circuit, so if there is no external source driving the difference between the two grounds, it will settle out to be a significant fraction of the voltage across R1.
Discussion on this answer:
Comment: There's no isolation because the inputs of op amp break it, right?
Comment: Yes, they tie the two grounds together.
Comment: What's the exact potential between of those grounds?
Comment: You can work it out, it will depend on values of R3/R4/R5/R6 (the gain).
Comment: what is the formula for that calculation? Is there any source to look at for further reading?
================================================================================
|
Discussion Chain ID: 405580
================================================================================
User asked: Motor Braking Issue
I have the following schematic using the motor below. (I did not create the schematic) The only information I have on the motor is what is on the information plate. The current schematic works, somewhat. When the motor flag hits the sensor, it takes too long for it to stop as shown in the third picture. (The white tape was added for clarity) It still stops it but the flag almost makes it through the sensor. If the 12v battery is fresh it doesn't stop it quick enough and the flag is completely out of the sensor by the time it stops. As the battery drains, it starts working correctly and stops in the center of the sensor as in the last picture. What can I change or do to ensure the motor stops better as soon as the sensor is hit? Also to note, I am not an electronics guy, I just know enough to be dangerous. The run/stop is a signal from an 8051 coming from another board. [](https://i.sstatic.net/nmMZb.png) [](https://i.sstatic.net/fr6lD.jpg) [](https://i.sstatic.net/omI3M.png) [](https://i.sstatic.net/xmlBe.png)
Answer 1 (1 votes):
My guess is that when the battery is 'fresh'(ly charged?) the motor runs too fast to stop in time with the current braking effort. Some possibilities: 1) You could try to advance the sensor a bit, but that'll only mean that the accuracy is determined by the battery. 2) You're really not 'an electronics guy'. Then you can buy another control board as shown in your picture and connect everything in parallel. This will give the DC motor a twice as big braking current without modifying, and, being dangerous enough, destroying the one circuit you have. 3) Or, if you are more into electronics than you like to admit, you could put another (same type) power MOSFET with duplicate braking resistor in parallel with the existing braking MOSFET + resistor and pray that the driver will still work correctly. It's not HF switching, so I don't see much of a problem with this. Get (exactly) the same type of MOSFET as the current braking one and another (I think it is) \$2 \, \Omega\$ resistor of the same power as the one in place. Place the new MOSFET as close as possible to the existing one, especially the gate and source connection, to prevent 'ringing' of the gate circuit. Connect the source and the gate to the same contacts as the current one, connect the drain to the new braking resistor and connect the other end of the braking resistor to were the top of the first is connected. Provide the same cooling as the existing MOSFET _and_ braking resistor. 4) As in 3), but then with a buffer to accommodate the higher gate driving currents.
Discussion on this answer:
Comment: Okay, I know a little more than I give myself credit for I guess, just not enough to be comfortable lol. I like the idea of #3. Could you tell me how I would connect that?
Comment: Thought so :) Instructions added to the answer.
Comment: I will give that a shot! Thanks! Been beating my head for a month on this lol
Comment: You're welcome. If you're happy with the answer you could accept it, which would increase my 'reputation'. :)
Comment: Could you give me a little explanation why this would work? for my learning. :)
Comment: With a lower charged battery it works, so it just doesn't brake hard enough with a full battery. To increase braking torque you want to increase the braking current, which is limited by the \$2 \, \Omega\$ resistor. By putting a MOSFET and braking resistor in parallel you double the braking current, hence braking torque. It stops faster, there is less difference (I hope) between braking 'distance' with full compared to partly discharged battery. Come to think of it, you can also replace the MOSFET with a larger one and the resistor with a \$1 \, \Omega\$, but have to redesign the cooling.
Comment: Currently using an IRFP064N. Larger as in? Amps? This one has an Id of 110a. You got a good recommendation?
Comment: Also, I got to looking, that is a 0 ohm resistor instead of a 2, would that make a difference? What would be the purpose of a 0 ohm resistor?
Comment: I can't read the value on the picture the way it appears on this site. Sorry, I thought I was reading \$2 \, \Omega\$. If it's \$0 \, \Omega\$, then it's the internal resistance \$R_{ds_{on}}\$ of the MOSFET that brakes the motor and it's not very clear whether another parallel to it would give a significantly higher breaking current. The nominal current of your motor is somewhere around \$20 \, A\$ but we don't know the back emf. Is it possible to measure the armature's resistance? Then the increase in breaking current depends on the ratio of that and \$R_{ds_{on}}\$.
Comment: Let us [continue this discussion in chat](https://chat.stackexchange.com/rooms/85484/discussion-between-joe-electro-and-mscientist).
Comment: I'm in chat now
Comment: Adding a parallel MOSFET did not work.
Comment: Sorry I wasn't able to visit this site for some time. I already feared that with a \$ 0 \, \Omega \$ braking resistor in place a parallel MOSFET might not have been the solution. I think you've two possibilities left: adding a negative voltage source to increase the braking current, or adding an electrically operated mechanical brake, as in the datasheet www.faberinc.com/bodine/bodine_dcproducts_datasheet.pdf
================================================================================
|
Discussion Chain ID: 405579
================================================================================
User asked: Is Non-Passive Cooling bad for Lithium Ion Cells?
I'm in the process of designing a device capable of charging, discharging and testing internal resistance of 18650 cells. My device will be capable of testing 100x 18650 at the same time, each will have their dedicated module which allows them to run independent from one another. The pre-designed modules are capable of charging and discharging at 1A however they also have a feature which throttles and reduces the wattage when the battery becomes too hot. This **_feature is important_** as this will help answer my question at the end. In the charging phase of the test they are only charged at around 250ma as this helps to find cells with internal problems and cause the cell to run hot, so no throttling will occur. During the discharge phase however I need to test the cells at 1A discharge but often the modules will throttle because the battery is getting warm/hot. I've read comments, forums and even articles saying you should not cool lithium batteries since they cook inside or they change the chemistry within the battery, but I'm unable to find any reputable information that could be considered fact, I know that many electric cars have air ducts to help cool the battery but this doesn't mean its good for the batteries? I'm really unsure and confused. **Is there any scientific reason why you should NOT blow air across batteries while in use or during a charge cycle?**
Answer 1 (5 votes):
Your concern is somewhat misplaced. At 1 A charge-discharge, normal 18650 Li-Ion batteries do not heat up. Consider that normal battery heats up only due to Joule dissipation over ESR, and the ESR of most 18650 cell is [under 100-150 mOhms](https://lygte-info.dk/review/batteries2012/Common18650Summary%20UK.html). So the maximum internal dissipation is under 200 mW, which, for the physical size (and surface area) of 18650 cell is nearly nothing. However, since you plan to discharge them, you will have full 4 W dissipation in each of your loads, so a fan blower will be a must. Car batteries gets discharged (and charged during recuperative braking) at much-much higher rates, and only then the internal dissipation/heat generation becomes an issue.
Discussion on this answer:
Comment: Most of the batteries I have are Samsung 25R's which are notorious for being a high drain and fast charge battery, they ain't hot but they certainly are warm after 2 hours of draining, maybe the problem is the modules are running hot rather than the batteries, but is it okay to blow air on one side of a lithium?
Comment: @SimonHayter, are you sure that the heat is coming from batteries, and not spreading up from your drain load? In any case you will need a blower during discharge stage, and it will do no harm if it will continue to blow during charge stage.
Answer 2 (4 votes):
Tesla 18650 batteries are cooled by propylene glycol coolant in a heat exchanger system. See, for example, [US20140178722A1](https://patentimages.storage.googleapis.com/be/a8/6f/d87831c7d3f1dd/US20140178722A1.pdf) and [US 8,758,924](https://patentimages.storage.googleapis.com/5f/10/58/274ef18ecbf349/US8758924.pdf) Some more information on Tesla's particular implementation [here](https://insideevs.com/tesla-model-3-battery-cooling-track-mode/).
Discussion on this answer:
Comment: Yea the heat is evenly spread, my idea was to have a fan blowing on them but my concern was people saying fans are bad for Lithium because they alter the chemistry as heat is not even spread causing hot spots.
Comment: If it's not a problem with Tesla's design I can't imagine a fan is going to cause issues.
================================================================================
|
Discussion Chain ID: 701444
================================================================================
User asked: How do we calculate the current through two impedances in series by knowing the voltage of one and the impedance of the other?
I have a problem where I know the apparent power consumed by a Y-connected load and the line impedances, which I already reduced to work just with the line power (300kVA): the source and two impedances in series. I know the impedance of the line (ZL) (2.5+j10.2) and the voltage drop across Van (2000V). It sounds simple, however, I am stuck on how I can know the current. Is it valid to assume that if I know the voltage through Zan and the impedance ZL, I can calculate the current I2 flowing through Z2 using simply I2=VZ2/Z1? Once I have the current, I can find VL and the voltage emitted by the source. Do you know where I can learn/read about it? I attached a diagram of the circuit: [](https://i.sstatic.net/s4kLR.png)
Discussion:
Comment: Show us a diagram with the quantities labeled so we know what you're referring to.
================================================================================
|
Discussion Chain ID: 405574
================================================================================
User asked: Can Induced electromotive force affect itself?
At first, I want to say that I'm not English speaker, so my question might be very hard to understand. And also this question must be a silly question because I can't find any question like this... I heard when current varies, inductor make induced electromotive force. then it disturbs flow of current. I have a question at this point. When it disturbs current, is this meaning that current slightly altered? I mean that the first altered current make V(=-L dI/dt), V affect dI/dt, then altered dI/dt affect to V', and V' affect to dI'... and so on? Is (1) L related to sum of all the effect of I, I', I'', ... or (2) just first I? Or (3) after I(=I', I'', ...) is too small, so ignore it and just calculate and get result(=inductor transient graph)? To sum up, when I see the graph through magnifying glass, the graph will be smooth or rough(Because speed of field is c, not infinite speed)? Thank you for reading this silly question. But this was hard to me.
Answer 1 (0 votes):
The induced voltage across the terminals of an inductor due to a changing current flowing through that inductor is inductance multiplied by the rate of change of current. It’s as simple as that. For instance, if the current is ramping at 1 amp per second through a 1 Henry inductor, there will be an induced voltage of 1 volt. It’s a cause and effect thing and there is no iterative formulation needed.
Discussion on this answer:
Comment: I meaned that is it possible: voltage induced, it changes the current, current changes magnetic field, and then magnetic field changes voltage again and so on. like ping pong. Thank you for answering :)
Comment: I understanded your answer like this: There is no effect caused by induced voltage (no feedback effect), right? I can't accept this... Could you tell me more about this? Thanks a lot Ü
Comment: @happy1cup You could view it as having a feedback effect if you want... This is sort of where the N² term in the derivation of inductance comes from. N turns producing flux and N turns reacting to that flux.
Comment: @Felthry I found a equation about inductance of solenoid after watching your comment. It was L=uN^2A/l. N means how many winded a wire, so if wire is winded several times, flux can affects to inductor(=this case, solenoid) itself again? Thanks a lot. :D
Comment: @happy1cup Sort of! I'd have to spend more time working out exactly how true it is to say that than I'd want to, if I wanted to be completely rigorous. But it's not exactly a wrong way to think about things, at least.
Comment: @Felthry Thank a lot. I want to say more than 'thank you' but I don't know how to say that in English. :)
Comment: @happy1cup think about a plain ordinary resistor - the voltage developed across its terminals is proportional to current; well, the voltage developed across an inductor is proportional to the derivative of current. If you accept that ohm's law doesn't have a secondary effect, why should you think Faraday's law (of induction) has a secondary effect? Are you happy with ohm's law? I can't tell you "more about" something that doesn't happen other than to say it doesn't happen....
Comment: Of course, when it comes to a transformer and a secondary current flow then there are things that are more complex but that wasn't what you asked right?
Comment: @Andyaka I think there is little difference with resistor and inductor. Current flows in inductor -> current makes magnetic field -> changing magnetic field makes induced voltage... each -> is not 0 second, very short but not 0 I think. So there graph might be some ~ like shape if I enlarged current-time graph. Sorry for my bad understanding...
Comment: Like sin x = x -1/6 x^3 + 1/5! x^5 ...., I think inducter current graph might be sum of infinite series, but this is not useful to calculate, so just use derivative form for easier and faster calculation. Like we don't use x - 1/6x^3 , but use sin x. Thanks for answering this stupid question... My knowledge is like a elementary students...
Comment: Are you happy with ohm's law?
Comment: @Andyaka V=IR so voltage drop is equal to current * resistance, right? In resistor, I can accept that. But inductor makes electromagnetic wave when current varies. 'Does the e.m.wave from inducter affect something(no matter how small it is) to inductor itself?' and if it is true, 'In very short time length, dI is always larger than 0?' were my question I think. And idle inductor has no resistance, so I think there is some difference between them. Yeah, I think I have less knowledge in ohm's law then...
Comment: I think I should read and learn more.. thanks. Now this is my own understanding problem. Thank you :)
Comment: Sorry for bothering, but I found some picture using oscilloscope. https://dspace.org.nz/?p=605 That shaking was what I'm looking for. Is that just noise or characteristic of inductor?
Comment: It’s the effect of the self resonant frequency of the inductor under test and nothing to do with what you think. Go google self resonance and you’ll find it’s related to parasitic capacitance.
Comment: Thank you. I can do it myself now! Sorry for bothering you and Thank you for answering me. :D
Comment: @happy1cup All the feedback is already incorporated into the equation: \$V=L\frac{dI}{dt}\$
Comment: @immibis First I want to say sorry all of them answering me. I mis-asked question. V = -L dI/dt was not my question.. V is just -L dI/dt. How silly I was. I wondered inductor current-t graph. In the link I commented, there is decreasing shake. I want to explain why it happened. So I make some hypothesis. At first, dI/dt is big enough, induced V is big(-). It makes current flows slightly backward so dI<0\. dI(<0) makes induced V(+) and it makes current flows forward. dI is not constant but shaking, so it converged to some value and make graph looks like V/R(1-e^-t). I wanted to know is it right.
================================================================================
|
Discussion Chain ID: 405573
================================================================================
User asked: microcontroller is "hanging" when it is feeding PWM to a DC motor controller
I am using linear potentiometer to control the speed of a DC motor. I am using the following schematic. An ATmega328P receives the value from linear potentiometer via analog read. This ATmega328P transmits the value via CAN. Other ATmega328P receives it and analog writes the values via optocoupler (4N35) to the motor controller (Kelly's KDH14601E). The motor controller uses this value to control a 110V DC motor (lynch LEM 200 D135 RAGS). The High voltage and low voltage sides are completely isolated in the motor controller. When the motor is disconnected or is in no load condition, everything works fine. But when there is load on the motor, both the microcontrollers stop responding. They basically freeze and the motor rotates at a constant speed. Sometimes the value fed to motor controller is corresponding to the last read value and sometimes a value which is not possible according to the code of microcontroller. I made some changes in the setup and have achieved following results- 1. Initially I was not using the optocoupler and the microcontrollers were hanging in no load condition also. 2. If I use a different LV (Low Voltage) supply for motor controller and optocoupler, everything works fine but I cannot do this in my final setup (I must use only 1 LV battery). In this case, both low voltage sources are completely isolated. 3. If I use a different LV (Low Voltage) supply for motor controller and optocoupler and connect the ground of both Low Voltage batteries, everything works almost fine. Sometimes the microcontroller reads a value which is not practically possible, but there is no hanging of microcontrollers. 4. I put a diode in the path which connects optocoupler output to motor controller, but observed no change. [](https://i.sstatic.net/N2ivZ.jpg) Please help me out with this. [](https://i.sstatic.net/B2BjV.jpg) P.S.: The motor controller manual states that a potentiometer should be used to feed the controllers, but I cannot directly feed the value of linear potentiometer as I have to make certain modifications to the values. Thanks.
Discussion:
Comment: Show the circuit you built around the ATMEGA 328P. That's most likely where the problem lies. That in combination with powering the 328 from the same source as the motor.
Comment: This may not be related to your current problem, but supplying a PWM signal to a device designed for an analog voltage may not work correctly. Unless the controller is designed to support a PWM input, you may be better off using a low-pass filter on the PWM or using a DAC to supply a DC voltage.
Comment: @JRE I have added new details about connections around ATMEGA 328P as well as the power suppies to both controllers. Thank You
Comment: @ajb I will try installing a DAC. I was trying to avoid it because when I was using different power supplies the motor controller was working fine with PWM also. Thank You
Comment: There's your problem. No decoupling capacitor for the 328. No time to write up a goid answer. Maybe some one else will explain it in detail.
Answer 1 (1 votes):
If your sketch is to be trusted, you haven't included a decoupling capacitor for the ATmega328P. That's most likely the cause of your problems - especially since you mention it working correctly if you power the ATmega328P and the motor driver from seperate power supplies. There are tons of questions and answers on this site about what decoupling capacitors are and how to use them. You probably need at least a 100nF capacitor from ground to each Vcc pin on the ATmega328P. Since you show two Vcc pins, you will need two capacitors. Place each capacitor as close as possible to the Vcc pin it serves. You may also need a single, larger capacitor on the board with the ATmega328P. Say, like, 1 to 10uF. Try that out, and read up on decoupling capacitors. You will encounter them often in pretty much all kinds of circuits.
================================================================================
|
Discussion Chain ID: 405572
================================================================================
User asked: What is the reference for High side IC with internal mosfet driver
In the schematic below (like many other) the IC (switcher) is on the high side. I was really curious how the internal circuitry of such an IC is referenced to. My first thought was that everything is referenced to the source. Because my reasoning was that internally there is a N-channel MOSFET, so you would want to drive referenced to the source. What contradicts this reasoning is that the source is a switching node. But if they use the drain as reference, then how do they sense and drive etc **My question is not specific for this IC, but in general for high side switchers.** [](https://i.sstatic.net/I382h.png)
Answer 1 (0 votes):
Some of the circuitry is referenced to the source of the power MOSFET. In this particular case there may be nothing referenced to ground but usually there is (control input for high side driver, for example). There needs to be level translation between the two. You can see this if you read the datasheet for the LTYswitch: [](https://i.sstatic.net/hrrBD.png) For a high side bootstrap driver you can see the level translation circuitry as in the below diagram extracted from the datasheet for the [IRS2110](https://www.infineon.com/dgdl/Infineon-HV_Floating_MOS_Gate_Drivers_AN978-AN-v01_00-EN.pdf?fileId=5546d462533600a40153559f7cf21200): [](https://i.sstatic.net/0nKfN.png) Neither one of these datasheets is all that clear on where the references are for the high side drivers etc., unfortunately.
Discussion on this answer:
Comment: The 5.8V mentioned is that reference to the source or drain?
Comment: Reference to the source.
Comment: I do understand the IC's such IRS2110 which are referenced to ground combined with level shifting. But this is a bit different it seems .
================================================================================
|
Discussion Chain ID: 405571
================================================================================
User asked: Using a residual current device when there is an isolation transformer
In a system, currently there is no circuit breaker and RCD, but there is an isolation transformer as in the diagram below: [simulate this circuit](/plugins/schematics?image=https%3a%2f%2fi.sstatic.net%2fiNKXW.png) - Schematic created using [CircuitLab](https://www.circuitlab.com/) As you see the transformer has no earth wire connection. What would be the safety approach for the secondary side? Can we say that the transformer already isolates the earth so an RCD is not necessary both at secondary and primary sides? Or is there still some benefit to have an RCD before the isolation transformer. I mean if the secondary in above diagram is earthed accidentally the isolation will be defeated; in that case would the RCD in primary side still trip if someone touches the live chassis of the load?
Answer 1 (3 votes):
> What would be the safety approach for the secondary side? Can we say that the transformer already isolates the earth so an RCD is not necessary both at secondary and primary sides? Yes, but only until the first earth fault occurs. Until that happens the circuit is isolated and **theoretically** touching either wire will not result in electric shock. In practice, capacitive coupling between the primary and secondary may cause a small current to flow. The problem is that there is no monitoring of the circuit so the user will not be aware of the first fault grounding one of the output wires thereby making the second one live. > Or is there still some benefit to have an RCD before the isolation transformer. It will protect the user if the transformer chassis were to go live. > I mean if the secondary in above diagram is earthed accidentally the isolation will be defeated; Yes, but you won't get a big fault current as you would by accidentally shorting the L wire to earth. This can be very useful in fault finding, for example. Clarification 1: If you plug a defective piece of equipment into the mains and there is an L-E fault a very large fault current may flow. With the equipment plugged into the secondary no fault current will flow. This gives you time to trace the fault. > ... in that case would the RCD in primary side will still trip if someone touches the live chassis of the load? No. The L + N current in the primary would still sum to zero so the RCD would not trip. [simulate this circuit](/plugins/schematics?image=https%3a%2f%2fi.sstatic.net%2fsFIpT.png) - Schematic created using [CircuitLab](https://www.circuitlab.com/) _Figure 1. Float monitoring._ By adding a couple of very low wattage (high resistance) lamps or secondary voltage-rated AC LED indicators the secondary voltages will be pulled to centre around earth voltage (0 V). For example, if the secondary voltage is 200 V then the lamps will cause the secondary to be like a split-phase 100 - 0 - 100 secondary. Both lamps will glow at half voltage. If an earth fault occurs on one 'phase' that lamp will go out and the other will go to full brightness. This may be useful in your application. * * * From the comments: > 1. "Yes, but only until the first earth fault occurs." Yes to what? > See Clarification 1. > 2. About having RCD before primary first you write "It will protect the user if the transformer chassis were to go live" then you write "No. The L + N current in the primary would still sum to zero so the RCD would not trip." > The transformer itself has a metal core and may have a metal case. The RCD would protect the user should s/he touch the live core or case. RCDs work by monitoring the live and neutral wires by passing them both through what is a small current transformer. If everything is OK the current in on the live wire returns on the neutral and cancels out exactly resulting in a sum of zero. If there is an earth fault some of the current returns to the supply via the earth path, the neutral current is reduced and now the sum of live and neutral currents is non-zero, the RCD detects this and trips in milliseconds.
Discussion on this answer:
Comment: There are many issues with your sentences I don't understand. 1-) "Yes, but only until the first earth fault occurs." Yes to what? 2-) About having RCD before primary first you write "It will protect the user if the transformer chassis were to go live" then you write "No. The L + N current in the primary would still sum to zero so the RCD would not trip." Sorry but Im confused about these parts maybe you clarify.
Comment: See the updates.
Comment: I see now. So better I place the RCD before primary and the lamps as you have shown after secondary side. (Maybe a circuit breaker between the RCD and the primary). So I think I will do that: RCD--> CB ---> IsoTrans ---> Indicator Lamps. I have a minor question but if you want I can also open a separate question. I have only 3 phase RCD at the moment, can I use it for this single phase system? I only found this info nothing else on net thats why Im not sure: https://www.schneider-electric.co.in/en/faqs/FA22608/
Answer 2 (1 votes):
An RCD will only provide protection if one live wire becomes a neutral before the RCD making the other live wire Active with respect to ground. An earth connection after an RCD must be detected by another means or active to ground could become fatal. Remembering live to live in an isolated system is just as potentially fatal as active to neutral in neutral/earth (MEN) system as there is no residual current to detect.
================================================================================
|
Discussion Chain ID: 405562
================================================================================
User asked: what voltage will 7805 deliver as output if input is lower than 5 volts, lets say 3 volts
I am looking at the 7805 specs sheet and there is one chart I find missing. It is the relationship between output voltage with input voltage, specifically when input voltage is lower that 5 volts, the "nominal" output voltage. I think it would be desirable to have 0 volts on output until 7805 can provide 5 volts, but I think this is not the real situation. So, my question is : what voltage will 7805 deliver as output if the input voltage is 3 volts ? Any pointer is welcome. Thanks.
Discussion:
Comment: It's not specified for this region of operation. It could output anything, and will depend on the exact implementation; it varies between manufacturers.
Comment: I don't think there is an answer what the voltage will be or how to calculate it.
Comment: If you want a regulator that shuts down when the input is too low, then you don't want a 7805.
Answer 1 (5 votes):
You can see **typical** behavior shown in the [datasheet](https://datasheet.octopart.com/LM7805CT-NOPB-Texas-Instruments-datasheet-7273848.pdf): [](https://i.sstatic.net/9V0VJ.png) Around 3V in it will start to turn on so the output voltage will be fairly unpredictable with that input voltage (probably will vary from unit-to-unit and with temperature). It sounds like you want some kind of supervisor functionality. There are many such chips and there are a few regulators that provide an output "power good" signal when the output voltage is fairly close to regulation.
Discussion on this answer:
Comment: Thank, Sphero - this is the datasheet I was missing
Answer 2 (1 votes):
Figure 2 in the datasheet seems to imply that the output is shut down when the voltage difference between the input and output is less than ~1.5V. It is best to run a test. [](https://i.sstatic.net/jw6jP.png)
Discussion on this answer:
Comment: They don't shutdown. The good old 7805 didn't waste transistors dealing with a situation you weren't supposed to put it in.
Comment: @JRE Can you explain what the figure from the datasheet means, because it certainly suggests to me that the output current goes to zero if the input voltage is too low. Is it the word "shutdown" you don't like?
Comment: That chart doesn't show the output voltage. It shows the difference between input and output voltage. Even if the voltage is too low, current will still flow. Imagine you have a resistor from output to ground. There will be a voltage difference across the regulator - current **will** flow, even if the input is below the usual drop out voltage. The 7805 simply has **no** provision to shut off the output.
Answer 3 (0 votes):
below about 7V in the 7805 behaves kind of like a resistor. they don't guarantee an output voltage
Discussion on this answer:
Comment: Based oh Spehro's chart that's not correct.
Comment: @Drew: Actually, the chart shows exactly that until the input voltage gets too low. The output voltage linearly follows the input down to 3V. The chart also shows different lines for different loads - so it behaves like a resistor from about 7V to around 3V.
Comment: I wouldn't exactly call that resistive, but I'll remove my downvote. Edit: sorry I can't
Comment: The graph shows a fixed voltage drop (which is like a diode) and current dependance (which is like a resistor)
================================================================================
|
Discussion Chain ID: 405561
================================================================================
User asked: Equivalent circuits with one or multiple resistors
I am designing a circuit but I am facing a repetitive design that require too many resistors. The problem comes down to answering if the next two circuits are equivalent in terms of voltage drops: [simulate this circuit](/plugins/schematics?image=https%3a%2f%2fi.sstatic.net%2ffhpKj.png) - Schematic created using [CircuitLab](https://www.circuitlab.com/) [simulate this circuit](/plugins/schematics?image=https%3a%2f%2fi.sstatic.net%2fb4FjL.png) Note that there are actually **n** resistors: R2,R3,...Rn. All values are known and can be different from each other(R2<>R3<>R4<>...<>Rn) and R1,R2,..Rn have the same values in both scenarios (the values on the drawing are incorrect). The question is as it folows: Is the voltage drop on R2,R3,...,Rn same in both scenarios?
Discussion:
Comment: you say that the resistors can have different values, then you say that they are all the same ..... why did you say that they could have different values? ... that statement appears to be irrelevant
Comment: They have the same value in BOTH scenarios. Read again. By logic if I made the affirmation R2<>R3<>. etc means I knew what I was writing and that you should have read it again more carefully. Also they CAN have different values.
Answer 1 (2 votes):
Clearly not! Consider if R2 is 0 ohms, then in the op circuit there is NO VOLTAGE developed across any of R2-Rn because they are all short circuited by the 0 ohm R2. Clearly further in the first circuit the voltage is the SAME across all resistors R2-Rn because they are in parallel. In the second case you have a number of individual potential dividers, so having a zero ohm resistor for R2 only means the voltage drop across R2 is zero, it says nothing about R3-Rn which may all have different values and form different potential dividers.
Answer 2 (1 votes):
**TL;DR** Not unless you change \$R1\$, and even then not in practical circuits. * * * In circuit 1, the current for all four lower resistors flows through R1. In circuit 2, there is no such common current flow. The current through each of the R1's will only be that of a single lower resistor. In your case, the second circuit will divide the voltage by two in each branch. The first circuit will divide the voltage by five. * * * You can do a simple calculation to work out that this is the case. **Circuit 1** The effective resistance of the bottom parallel set of resistors in the first circuit can be found - if you have \$n\$ equal resistors \$R_b\$ in parallel, then the total effective resistance is \$\frac{R_b}{n}\$. Using the potential divider equation, you can then calculate that the voltage at the mid node will be $$V_o = V_i \times \frac{R_b/n}{R_b/n + R_t} = V_i \times \frac{R_b}{R_b + nR_t}$$ **Circuit 2** For the second circuit, you effectively have \$n\$ independent branches. To work out the voltage of the middle node in each circuit the calculation is simply: $$V_o = V_i \times \frac{Rb}{Rb + Rt}$$ **Summary** As you can see from the equations, for any value of \$n \ne1\$, the voltage at the mid node of each lower resistor will be different. There is however a way to make them the same, and that is to change the value of \$R_t\$. By setting \$R_{t\space(circuit\space2)} = n\times R_{t\space(circuit\space1)}\$, then the two equations will be equal. **However** , this only works for **ideal** resistors. In practice you will never get \$n\$ equal resistors. Each one will be different. As such, the voltage drop across the lower resistor in each branch of circuit 2 will not be equal. In circuit 1 the voltage drops will always be equal. * * * The equations above are assuming that **all the bottom resistors are the same**. It is however quite possible to calculate equations in a similar manner for the cause when the bottom resistors are different - rather than having \$\frac{R_b}{n}\$ you would have whatever the parallel combination of the resistors is. For circuit 2, you would end up with a different value of \$nR_t\$ for each branch. Even with different values, the two circuits will produce different results, so the conclusion is unchanged.
Discussion on this answer:
Comment: This is a very perfect answer with proof but I consider the one I voted as being more intuitive(the short circuit idea never came to me). This answer is equally right and for those who seek proof.
Comment: The OP said that the values are actually **not** the same, so your equations that contain \$n\$ will not work in the general case.
Comment: @ElliotAlderson but actually that doesn't matter too much - the two circuits would still be different, and there would still be some value of \$n\$ that would work, albeit a different \$n\$ for each parallel branch.
================================================================================
|
Discussion Chain ID: 405560
================================================================================
User asked: What does a transistor do?
Let's say I have a regular motor circuit using an arduino. The motor is a standard motor with a motor controller and I connect it to my arduino and get the code working but I realize that the motor is going a little slow. If I add a transistor to the circuit the right way, does that make my motor run faster or does it not have any effect at all?
Discussion:
Comment: Usually a transistor, along with some resistors, is just a switch to on/off the motor. Is that your purpose?
Comment: Your motor controller **is** a bunch of transistors.
Comment: I may be missing something, but what is a "standard motor" for you? A DC motor? Since it has a controller, then is it perhaps a stepper motor or AC motor?
Comment: So what I want to do with the resistor is to have an input current/ voltage from the arduino. And use a transistor to apmlify either the voltage or current. I want to know if that's what a transistor can be used for...
Comment: Transistors amplify signals. Depending on what type, they amplify either current or voltage, and you can add external components to control the degree of amplification.
Comment: @Felthry or anyone who can answer... I might be a little extreme but I could amplify an Arduino 5V signal to 10V? That' may or may not be the value I'm shooting towards, I just want to know how it would be possible. Or at the very least tell me the electrical engineering book/section to where I can learn it
Comment: From what you are describing, you would want to use the transistor as a switch.
Comment: Look up "motor driver" and "h-bridge" for examples.
Comment: @Spurlock With a properly designed circuit involving several transistors, you could amplify a 5V signal up to 10000V if you wanted. 5V to 10V is easy.
Comment: @Felthry thanks for the input. I guess the next thing is how to design one of those circuits. Anyone know a good place to start?
Comment: @Spurlock You could play around in something like falstad's CircuitJS, perhaps. (Or in real life, but it's harder to visualize)
Answer 1 (0 votes):
Transistors allow you to switch and amplify voltage and/or current. If the motor driver is weak, you may be able to use the motor driver to drive the transistor which will switch the power rail voltage through the motor which may correct your power problems at the motor. A transistor on its own cannot increase voltage or current. It can only lower a voltage/current down to 0 from the maximum. So if your board is driven with a 5V power rail, you cannot get 10V out of it. If you're interested in increasing voltage or current, you should look into switch mode power supplies which use either inductors or capacitors with transistors to alter the voltage/current ratio to better serve the load. Note that this doesn't increase power, it only changes voltage to the downside of current or vice/versa. Also note that amplification of transistors isn't increasing the power of a signal, it's taking a signal and creating a transformed version of it using energy from the power rails. To answer your question succinctly, a transistor is a switch controlled by another voltage/current.
Discussion on this answer:
Comment: I'll use this thanks, horta is it? I would upvote you, but the whole reputation minimum thing...
Comment: @Spurlock No problem. Let me know if anything is confusing and if this answers your question you can still mark this answer as the "solution".
Comment: I would use the term valve rather than switch. For digital logic the valve is on or off. In analog, want more current? Open the electron valve by driving the transistor's base. Where only a little current is required to proportionately open the valve to allow much more current through the collector emitter.
================================================================================
|
Discussion Chain ID: 405559
================================================================================
User asked: Reducing the order of transfer function while maintaining same response
## Scenario: I have been going through Ogata Modern Control Engineering book and working through several exercises to improve my understanding of basic control principles. I came across the following example which I am struggling to solve. I am stuck with reducing order of my transfer function while maintaining the same (or very similar) response. I am modelling a system which includes a mechanical and an electrical part. The overall transfer function for my system is 5th order. The time constant for the electrical part is very small when compared to the mechanical time constants and due to this we can replace the electrical system with a gain and get an equivalent 4th order system. As an example, my system is similar to this (taken from [Ogata's control book](https://rads.stackoverflow.com/amzn/click/0136156738)): [](https://i.sstatic.net/cOVhZ.jpg) This is my transfer function, and it includes both the mechanical and electrical parts of my system: [](https://i.sstatic.net/xsvjF.jpg) I want to reduce the 5th order system, to a 4th order system, while maintaining the same response. ## What I have tried: In order to know whether I have reduced the system correctly, I designed the block diagram for my model on Simulink. [](https://i.sstatic.net/Uu4i6.jpg) This is the response to a [chirp signal](https://en.wikipedia.org/wiki/Chirp): [](https://i.sstatic.net/sdAxT.jpg) My idea was to use the above response, to see whether I have reduced the transfer function correctly. Next, I proceeded to find the poles, zeros and gain of my system. To do so, I used this piece of code available on [MathWorks](https://www.mathworks.com/help/signal/ref/tf2zp.html), with the 5th order TF above: b = [0.0001 10]; a = [0.005 5.00010060 0.661600001 61.01102010 2.1101 10]; fvtool(b,a,'polezero') [b,a] = eqtflength(b,a); [z,p,k] = tf2zp(b,a) The output was as follows, which is exactly what I had expected: [](https://i.sstatic.net/AKcGk.jpg) and the equivalent PZ-map: [](https://i.sstatic.net/xE4CB.jpg) The above results show the pole associated with the electrical circuit, which is far to the left. This can be removed, thus reducing the order of the transfer function from 5th order to 4th order. Next, I proceeded by using [zp2tf](https://www.mathworks.com/help/signal/ref/zp2tf.html) to eliminate the pole on the far left as follows, however the output does not seem to make sense. z = [-100000]'; p = [ -0.04 + 0.0347i % *100 -0.04 - 0.0347i -0.02 + 0.0041i -0.02 - 0.0041i ]; k = 0.0200; [b,a] = zp2tf(z,p,k); [bnew,anew] = zp2tf(z,p,k); bnew/200 anew/200 ans = 0 0 0 0 0.0001 10.0000 ans = 0.0050 0.0500 0.0001 0.0001 0.0000 0.0000 I was expecting the above to result in a 4th order system, but clearly I am doing something wrong with my approach. I am stuck with replacing the electrical part of the block diagram with a simple gain block, while maintaining the same (or very similar) output response. **How can I get the equivalent block diagram model for the fourth order system?** Any pointers, tips and/or advice on what I should do would be appreciated.
Answer 1 (2 votes):
The system has two complex poles and one regular one: Pole Damping Frequency Time Constant (rad/seconds) (seconds) -1.68e-02 + 4.07e-01i 4.13e-02 4.07e-01 5.94e+01 -1.68e-02 - 4.07e-01i 4.13e-02 4.07e-01 5.94e+01 -4.32e-02 + 3.47e+00i 1.25e-02 3.47e+00 2.31e+01 -4.32e-02 - 3.47e+00i 1.25e-02 3.47e+00 2.31e+01 -1.00e+03 1.00e+00 1.00e+03 1.00e-03 The highest one is at 1krad, and could be eliminated, you could also get rid of the lowest two: [](https://i.sstatic.net/Gu5uz.png) %I see three time constants tfmotor = tf([0.0001 10],[0.005 5 0.6616 61.1 2.11 10]) damp(tfmotor) %find all basic transfer functions [r,p,k] = residue([0.0001 10]*2000,2000*[0.005 5 0.6616 61.1 2.11 10]); %eliminate highest frequency time constants [b,a] = residue(r(2:5),p(2:5),k); tfmotorReduced = tf(b,a) damp(tfmotorReduced) [b,a] = residue(r(4:5),p(4:5),k); tfmotorReduced2 = tf(b,a) damp(tfmotorReduced2) %use impulse to show all frequencies (hit it with a dirac delta function, to make all frequencies ring. figure;impulse(tfmotor,'b'),hold on,impulse(tfmotorReduced,'r'),impulse(tfmotorReduced2,'g') legend('5-pole system','High frequency pole gone','Only lowest freq pole') %better way to simulate, you can use chrip, step or any function for input t = 0:0.001:10; y =lsim(tfmotor,chirp(t,100,10,1),t); figure;bode(tfmotor,'b'),hold on,bode(tfmotorReduced,'r'),bode(tfmotorReduced2,'g') legend('5-pole system','High frequency pole gone','Only lowest freq pole') [](https://i.sstatic.net/q3Wa2.png) ## Edit The first pole is at 0.4rad (shown in black) The second pole is at 3.4rad (shown in yellow) The third pole is at 1krad (shown in red) If you are only concerned about building a controller (a 2nd order controller) the main pole at 0.4 rad you would be able to control the biggest amplitudes, but it would have some vibration at 3.4krad because the controller wouldn't be able to respond. A 4th order controller could take out the frequencies at 3.4rad. Right now the pole at 1krad is negligible (very low in amplitude) and you wouldn't need to worry about it for a controller Remember that for a 24bit 5V ADC -130dB would be near the nV level, so unless you need that kind of accuracy, after -100db it probably doesn't matter because you won't even be able to build a controller to control that level of accuracy in the presence of noise. (you would also need a precison DAC) The other caveat is if you built this with analog electronics for the controller, you'll still have noise after -100dB. Building controllers in the presence of noise is a topic for another day. [](https://i.sstatic.net/QkI3H.png) [](https://i.sstatic.net/8M5qr.png)
Discussion on this answer:
Comment: Many thanks for the clear and helpful answer. I compared the response of the 4th order TF with the above Simulink block diagram I present, and they are nearly identical. I have been trying to remove the electrical part from the block diagram as stated in the original question. Simply replacing everything in the blue box with a gain of 1 seems to retain the same response, however I did not do any calculations to get this gain. Are there any meaningful calculations one could perform also on the block diagram side to reduce it's complexity?
Comment: They will be identical if you don't force the function with more than 1kHz, if you see the above graph, the only change is if you get rid of the top 3 time constants (top to transfer function components). The electrical is most likely contributing to the 1kHz pole, and that doesn't make a difference. Int most applications, you would only need the 4.07rad/sec pole for a plant model and building a controller as that contributes to most of the 'amplitude' and most of the frequency content of the model for the motor. If you needed to control the motor on shorter timescales then use all poles
Comment: To reduce the complexity you'll have to find the parts of the mechanical motor that contribute to the higher frequency poles. You can do this intuitively, time constants with higher frequencies have lower mass, lower frequencies have high mass (bigger objects move slower). Same thing goes with electrical components, the bigger the inductor the slower the time constant, the bigger the capacitor the slower the time constant.
Comment: Thanks for the explanation, unfortunately I am still unsure how reducing integrator 5 from the above diagram results in the same response. I can't find any relevant information and I cannot explain it intuitively.
Comment: One trick to remove a time constant is to supply power to the motor through a current source instead of a voltage source. Of course this current source will have infinite voltage capabilities, but that's just theoretical. It means that the faster you want the motor to respond, the higher the output voltage range of your current source has to be.
Comment: I guess you have written down the symbolic TF, would you mind to include that in your question?
Comment: Oh, wait, I see you already got your answer. :)
================================================================================
|
Discussion Chain ID: 405558
================================================================================
User asked: Reducing effect of MOSFET parasitic capacitance with resistor in series with gate
I have a MOSFET in series with the output of my amplifier to switch the amplifier output to the downstream circuitry. The MOSFET parasitic capacitance is seen as a load capacitance by my amplifier, and hurts its stability. The gate is driven by a DC signal that switches the MOSFET on/off. The body is biased at a negative DC voltage. I am thinking to use a resistor in series with the gate and a resistor in series with the body to reduce the effect of the gate-drain, gate-source, body-drain, and body-source capacitance. **Question** Are there any trade-offs to placing a resistor in series with the gate and the body? I am aware that the switching speed of the MOSFET is dependent on the time constant of the series resistor and the gate capacitance. Thanks for your help
Discussion:
Comment: I am more worried about the body diode of the mosfet you're adding in series to the output. Does your design account for this diode?
Comment: Yes, the substrate is biased to -5V to make sure the body diode is reverse biased. My amplifier rails are +/-5 so the drain/source will never be more negative than the substrate.
Comment: If your using the mosfet as a current boost for the opamp in a negative feedback configuration, there are better ways to compensate the loop for stability than to worry about the gate. Also what is your desired bandwidth
Comment: It is not a current boost. It is a switch in series with the output. The gate is driven by an MCU to control the switch. I am trying to get to around 200MHz. My spec is pulse width rather than bandwidth so my bandwidth figure is loose.
Comment: What is your actual question?, be specific
Comment: I edited my question. Is it clear now?
Comment: Resistors in series with the body throws all sorts of latch-up alarms in my head, and isn't possible in all processes (we are talking IC design, right?)
Comment: @W5VO this a board level design, not IC. I haven’t thought of latch-up. I’ll look into it.
Answer 1 (1 votes):
The resistor on the gate would be fine, it will slow down your switching but that does not seem to be an issue for your design. Regarding the body, if this was an IC I’d advise strongly against it, but being a discrete transistor I don’t see much of an issue. The body node will move with the drive signal but it will keep the proper bias. However, you are not reducing the capacitances. What you are doing is introducing a zero in your response which should improve your phase margin. Inductors might also work. But, at 200MHz you will have signal coupling through the FET. The way these switches are normally put together is with three devices in a T configuration with the middle connecting to ground. You should consider using a set of AC-coupled diodes as switches. Less parasitic to worry about.
Discussion on this answer:
Comment: Just curious, why would you advise against it for an IC?
Comment: Because having a well with a voltage flailing around could cause the well-substrate junction to become forward biased, triggering a latch-up condition that could destroy the whole IC. It is done for some designs, but you have to be very careful on the layout of that well and the adjacent areas.
Comment: When do you have current to the substrate? Is it only AC current that is higher frequency than the corner frequency determined by Rdson and the parasitic capacitance between source-body and drain-body?
Comment: @DavidG25 there are lots of parasitic components on an IC, none of which are documented in traditional models. Besides the capacitors and resistors, you have parasitic diodes, MOSFETs, BJTs, and SCRs. Any design has to take these into account, and process design and DRC rules strive to minimize their effect. Varying signals induce substrate currents via junction capacitances and metal-substrate capacitances, improper layout techniques could allow those currents to travel to a parasitic SCR gate triggering latchup. A floating well is very risky in this regard.
Answer 2 (0 votes):
I'll address the gate resistor trade-offs. As evident from a MOSFET model, there are two parasitic capacitances at the gate - Cgd, Cgs. Also, along with this you have parasitic inductance of the MOSFET leads and PCB tracks. So effectively, you have an LC circuit at the gate. This produces ringing at the gate terminal. To damp this ringing (high frequency oscillation), a low value resistor - gate drive resistor is used. In short, the resistor beautifully damps the ringing but it comes with its own problems. I'll list out the pros and cons of gate drive resistor (high and low values) > Low Rg value * lower time constant hence faster switching * lower switching losses * less chances of parasitic turn-on * But, ineffective at damping the ringing at gate > High Rg Value * higher time constant hence slower switching * higher switching losses * higher chances of parasitic turn-on * but, extremely effective at damping the ringing at gate [Here's a nice video on gate resistor and its effects](https://www.youtube.com/watch?v=6plZ2iOI0d4)
================================================================================
|
Discussion Chain ID: 405556
================================================================================
User asked: how can i attenuate mobile signal completely(maybe 90%) and please suggest me the wall thickness ,as i want to use copper or aluminium
[](https://i.sstatic.net/b3Tp9.jpg) please help me as i want to make a den for my dog that completely attenuates em waves of phone
Answer 1 (2 votes):
I will assume that your target band is 1-3GHz, typical for mobile phones. The **thickness** of the shielding you need is related to the [skin effect](https://en.wikipedia.org/wiki/Skin_effect). At 1GHz, the skin thickness is ~2μm for copper and 3μm for aluminium foil. To effectively block the signal (attenuate by ~60dB), you will want the foil to be about 10 times as thick, so you're looking at 30μm for aluminium. 15μm is what you get with standard cooking foil which will somewhat work, but you should aim for thicker varieties. The maximum **size of holes** you can accept is related to the wavelength. At 3GHz, the wavelength is about 10cm. Again, to effectively block the signal you will need holes at most about 10 times smaller, about 1 cm. How much attenuation your dog requires is another question. Probably none at all.
================================================================================
|
Discussion Chain ID: 701438
================================================================================
User asked: Where do Data in /Out, Write Enable, and Read Enable Wires connect to in RAM?
This is a screenshot of the Crash Course Video Registers and RAM #6. From YouTube, here's the link "[Crash Course Video](https://youtu.be/fpnE6UAfbtU?si=vtowKNenK0NpQ0Hh)". It's talking about using Gated latches to store memory, and putting it in a 16 x 16 grid of sorts, activating the wire to select the specific area where you want to get data from. How does the Data in/out, Write Enable, and Read Enable wire work?/Get input/Turn on from they put a ... around those wire but where does it go? Connect to? Activate? [](https://i.sstatic.net/zHzfL.png) Screenshot from: [YouTube - CrashCourse - "Registers and RAM: Crash Course Computer Science #6"](https://youtu.be/fpnE6UAfbtU?si=vtowKNenK0NpQ0Hh)
Discussion:
Comment: These are control signals and are serving as *input* to the RAM component. They are driven by some external control logic (CPU).
Answer 1 (4 votes):
[](https://i.sstatic.net/uNISPm.png) _Figure 1. 6264 Pinout. Image source:[Circuits DIY](https://www.circuits-diy.com/6264-8kx8-120ns-cmos-ram-datasheet/)._ The **data in/out** in this chip are I/O0 to I/O7 indicated at (1) and (3). **Write Enable** is shown as (3) in the image. The bar over it indicates that it is inverted and must be pulled low to enable a write of data from the I/O to the byte address selected by A0 to A12. WE is common to the whole address space. **Read Enable** is just generated internally by an invertor operating on the WE input. Since there are eight I/O lines we can tell that the memory is 8-bits wide. Since there are 13 address lines we can tell that there are 213 = 8K (= 64 kilobits) of RAM.
Discussion on this answer:
Comment: "*Since there are 13 address lines we can tell …*" - could some of these be ignored? Like maybe for a smaller (cheaper) but pin-compatible memory module?
Comment: @Bergi: Sure, the user could ignore them and tie, say, A12 to GND if they only needed 4K of RAM. The other trick is that the manufacturer tries to make all the chips 8K, tests them and if a defect is found in one half of the chip then they leave internally bond one pin high or low to sell as a 4K chip with one less address line, more faults, a 2K chip, 1K chip, etc. At some point it makes sense to use the next size down standard package.
Answer 2 (2 votes):
These are "global" signals. They're connected to every single bit cell in the array, and also to input/output terminals of the circuit. So when the user asserts one of these signals for the circuit, it's asserted for every single cell in the circuit. Or when one of the cells applies a signal to the DATA OUT, it appears on the DATA OUT terminal of the circuit (and it would be very bad for more than one cell to try to drive DATA OUT at the same time).
Answer 3 (2 votes):
> How does the Data in/out, Write Enable, and Read Enable wire work? They get turned on and off from a memory controller either on the same IC or external.
================================================================================
|
Discussion Chain ID: 405555
================================================================================
User asked: Some question about a power stabilizer
I need to use [this](http://www.block.eu/en_IN/products/589824.htm) stabilizer for a sensitive electronics equipment. The equipment is at outdoors so this was recommended by some before me to possible suppress spikes urges ect. Aside from an isolation transformer I have never encountered such device before even the name. It has mains input(I guess the grey plug) and output(I guess the black socket) and a rocker switch on it. And in the data sheet not much is written. Did anyone have encountered such device? It seems like an isolation transformer with extra filters embedded? I'm also stuck with another point that whether I need an RCD before this device. I have been told that there is no RCD where the equipment will be placed. Or since this unit has isolation transformer RCD would be redundant?
Discussion:
Comment: I'd heartily recommend to contact the supplier. They usually will be very happy to tell you what's good about their device!
Comment: Some of the wording suggests it being a ferro-resonant transformer, but then other specifications suggest that it is not. Contact the supplier.
================================================================================
|
Discussion Chain ID: 405550
================================================================================
User asked: Karnaugh Maps in POS instead of SOP
From my understanding, to use karnaugh maps to simplify an expression, you would have an SOP expression that does not have to be canonical and then group the 1s in the table. So that got me wondering. Does this mean I can then have a POS expression and then group the 0s instead of the 1s?
Discussion:
Comment: apply de morgan as needed
Comment: but without using morgans, is there a way to use K maps with POS
Comment: Yes. Highlight 0's. Write OR'ed equations with inverted inputs. Easiest way is to take an existing example and try it.
Comment: thank you. What exactly do you mean by inverted inputs?
Answer 1 (1 votes):
Given PoS: \$ f=\overline{C} \space \overline{D} +A\overline{D} + A\overline{B}\$ Becomes SoP: \$ f= (\overline B + \overline{D})\cdot (A + \overline C)\cdot (A + \overline D ) \$ Circle 0's. Write OR'ed equations with inverted inputs. Intersection of B & D have 4 zeros. This becomes \$ \overline B + \overline D\$
================================================================================
|
Discussion Chain ID: 405545
================================================================================
User asked: Altium: Script to add all symbols to a schematic?
Does somebody knows a script which puts all the symbols in a library ([optional]: with every footprint added to it) to a schematic? Would be handy to look over libraries, but unfortunately Altium don't know Python (yet).
Discussion:
Comment: A totally hacky first shot, was good enough for the usecase, basically just copied two examples together. https://gist.github.com/morgulbrut/5adb56092da166cc61be8b0b69ab8422
Answer 1 (2 votes):
I'm not sure this would be a desirable feature because it would lead to a huge mess in most cases, and would be a very niche requirement. If you really want a script to do this, you might want to look into writing your own using Pascal, DelphiScript, EnableBasic, VB Script, or JavaScript. These are the languages Altium recognizes. You can find a guide on scripting at the following link: <https://techdocs.altium.com/display/SCRT/Scripting> I cannot seem to find an updated version, which suggests that the above page is still valid.
Answer 2 (0 votes):
click Design -> Make Integrated Library. This will transfer all Schematic components (Symbol + Footprint) from all the libs you used into one INT LIB. For example: I used in one project parts from the Altium Vault, a company hosted Vault, an SVNDB lib from a different Project and an INTlib from another project. After Design -> Make Integrated Library I have all used items in one lib and can modify them in the way I need. The link to the origional lib is lost and you don't get updates from there. Depending on the project phase this can be an advantage or disadvantage.
Discussion on this answer:
Comment: Just asking: did you even read my question?
Comment: Sorry, I missunderstood your question. My answer is for the other way round. (Schematic ->lib)
================================================================================
|
Discussion Chain ID: 405541
================================================================================
User asked: Doubts in providing power to an LED
I am making a project on water level indicator. I've completed the circuit like this: [](https://i.sstatic.net/NQcMR.jpg) The circuit is closed through the water. The problem is even before switching on the circuit, and with terminals not immersed in water, LED glows feebly when connected across 5 VDC source powered from AC source, but not with a 9 V battery. I want to use the circuit powered from AC, for a long run. I want to know where I am going wrong.
Discussion:
Comment: Please show us a schematic indicating all relevant connections. A text dump listing components is not a schematic.
Comment: Include details (schematic?) of your AC-sourced DC supply.
Comment: I have added the schematic above.
Comment: "Circuit is closed through water" is this a specific type of water? Water can have a wide range of resistivity depending on the conditions and what is dissolved in it. You almost certainly do not want to run your LED current through the water you are trying to detect.
Comment: These things happen even before immersing sensors in water.
Comment: Assuming that you intend to use an AC-powered DC supply, you should be aware that this circuit will not work. In the long term, moisture in the air will cause corrosion of the switch contacts and build-up of a layer of crud (that's a technical term) on the contacts and they will not work. If you are going to try to do level detection with bare contacts, you must apply AC to them. And no, 120 or 230 volts is NOT a good idea.
Answer 1 (1 votes):
Your 9V source is coming from something (probably a switchmode AC adapter) that has some "leakage" from the mains to ground. You can likely solve this by grounding (to earth) one side (usually the minus side) of the adapter DC output. This is also an improvement from a safety point of view, especially if your AC adapter is dodgy. Since water is involved it becomes even more important. [simulate this circuit](/plugins/schematics?image=https%3a%2f%2fi.sstatic.net%2ffOzCA.png) - Schematic created using [CircuitLab](https://www.circuitlab.com/) Typically there is a "Y" safety capacitor from the mains to the output inside the AC adapter which causes some current to flow.
Discussion on this answer:
Comment: The AC plug has only two pins.
Comment: Exactly, that's why you're having the problem. It might go away if you turn the plug around, if that's possible. Or not.
Comment: OK I'll try this Sir and thank you for sparing your valuable time for me.
================================================================================
|
Discussion Chain ID: 405540
================================================================================
User asked: MS5611 sends additional byte after NACK
I'm currently try to use the MS5611 (sitting on a CJMCU-117) over I²C with libopencm3 on a STM32F103C8. When I do a read, the slave sends an additional byte (0xFF) after the master has send a NACK. This happens for the PROM readout (2 bytes) as well as for the ADC readout (3 bytes). The following Code results in the following waveform, the datasheet [1] shows on page 13 how it should look like. // Send i2c_transfer7(I2C2, 0x77, commandPtr, 1, nullptr, 0); // Read i2c_transfer7(I2C2, 0x77, nullptr, 0, bufferPtr, 3); [](https://i.sstatic.net/JX4Cw.png) Can anybody help me how to solve this? [1] [https://www.te.com/commerce/DocumentDelivery/DDEController?Action=showdoc&DocId=Data+Sheet%7FMS5611-01BA03%7FB3%7Fpdf%7FEnglish%7FENG_DS_MS5611-01BA03_B3.pdf](https://www.te.com/commerce/DocumentDelivery/DDEController?Action=showdoc&DocId=Data+Sheet%7FMS5611-01BA03%7FB3%7Fpdf%7FEnglish%7FENG_DS_MS5611-01BA03_B3.pdf)
Discussion:
Comment: Check your code. It looks like the master is doing an additional read, that is not an issue with the device being addressed.
Comment: The slave does not send anything by itself. It's the master that clocks the extra byte. Typical STM32F1xx coding error by the way, people asked about this on various STM32 forums at least 10 years ago already.
Comment: Thanks guys, that makes sense. Since I was just relying on the i2c_transfer7 function of libopencm3, I couldn't really see room for error there. But now I had a look at it and it seems like it is not following the protocol of the reference manual. I implemented it myself now and this seems to work.
Answer 1 (1 votes):
The i2c_transfer7 function of libopencm3 is implemented using I2C with polling, but isn't following the STM32 Reference manual (RM0008, Page 759, Method 2), which states special handling of 1 and 2 byte receives. This results in clearing the ACK-bit at the wrong time. See <http://libopencm3.org/docs/latest/stm32f2/html/i2c__common__v1_8c_source.html#l00492>
Discussion on this answer:
Comment: That is not an answer. Not behaving *how*? What is the difference between what it is doing vs. what the reference manual says it should be doing??
================================================================================
|
Discussion Chain ID: 405539
================================================================================
User asked: RCD snubber vs active clamp
Consider an isolated Flyback SMPS with RCD snubber on the primary side MOSFET's drain. As the drain voltage rises above the sum of input voltage and snubber capacitor voltage, the diode opens and conducts the leakage energy into the capacitor. The same happens with an active clamp circuit, the only difference is that the diode is replaced with a MOSFET. But where is the resistor? Why is it needed in the RCD version and not in the active clamp?
Discussion:
Comment: Post a circuit showing the differences.
Comment: The RCD snubber dissipates much of the leakage energy in the resistor. The idea of the active clamp is to NOT dissipate as much energy as possible, and instead return it to the source for higher efficiency.
Answer 1 (3 votes):
> But where is the resistor? Why is it needed in the RCD version and not in the active clamp? In the passive clamp, once the capacitor has stored the excess energy from the flyback transformer's primary leakage inductance, the diode that feeds the capacitor becomes reverse biased and hence the capacitor remains charged (unless a discharge path is provided). If a resistor wasn't added in parallel with the capacitor it would remain charged and the voltage on that capacitor would "staircase" up over several switching cycles to a point where it no longer provided protection for the switching MOSFET and the MOSFET would die. For this reason, a discharge path is provided in the form of a parallel resistor hence, the excess energy is burnt off. With an active clamp, the added MOSFET is used to both route the excess energy into the capacitor (as per a passive clamp) and then return it to the primary inductance and thus, the energy is conserved.
Discussion on this answer:
Comment: So the only difference is, that in case of active clamp, the current can flow in both directions during the main switch off time and that's why the voltage doesn't "staircase" up, right?
Comment: Correct correct.
Comment: If I would like to calculate the clamp capacitor voltage, how should I start? All I could find in papers are the results for the selection of C and R values, but no one has explained how he got it, so I would like to find the equations by myself.
Comment: The peak capacitor voltage is dictated by the leakage inductance energy which in turn is dictated by the primary current flow at the end of the first half of the switching cycle. Calculate energy stored in the leakage inductor and equate it to energy stored in the capacitor and that tells you the voltage. Do you know those energy equations?
Comment: Of course. With those I get \$ U=I_{peak} \sqrt{\frac{L}{C}} \$. But this view of the problem implies that the capacitor is fully discharged and then charged back to max voltage during the cycles, although I read that its voltage should not change significantly.
Comment: If the voltage did not change significantly, then it wouldn’t be doing a very good job of returning energy to the primary. Maybe you are thinking of the average voltage.
Comment: https://www.fairchildsemi.com/application-notes/AN/AN-4147.pdf On page 3, the first section under Snubber design says: "It is assumed that the snubber capacitance is large enough that its voltage does not change during one switching period."
Comment: I think it has to be a mistake because for an RCD snubber it will charge from a lowish voltage (the remnant left by the previous discharge by Rsn) to the peak voltage we have previously talked about. This error is further seen in the graph for Vsn - it clearly doesn't hold constant yet it is the voltage across Csn and Rsn. Normally in switcher analysis, a statement like that is reserved for the main output capacitor across Vo. I think there are mistakes here.
================================================================================
|
Discussion Chain ID: 405537
================================================================================
User asked: How to convert a wide voltage range (1 V-12 V) to 5 V?
I have an unusual application where the input voltage can vary from 1-12 V DC. This must be converted to 5 V @ ~200-250 mA. Since there are no available buck-boost converters suitable for this wide input voltage range, I came up with this (simplified) circuit: [simulate this circuit](/plugins/schematics?image=https%3a%2f%2fi.sstatic.net%2fhnUa5.png) - Schematic created using [CircuitLab](https://www.circuitlab.com/) The XC61CC5002MR-G is a voltage CMOS supervisory IC which: * Outputs VCC when VCC > 5 V - this enables the LDO and protects the boost converter from the higher voltage. * Outputs 0 V when VCC < 5 V - this disables the LDO and biases the PMOS transistor to allow current to the boost converter. The boost converter's absolute maximum voltage rating is 6 V, so it needs to be protected at the higher range of input voltage, whilst the LDO is OK up to 13 V. The circuit worked as intended from 3-12 V, however the PMOS transistor couldn't switch when the input voltage was lower than 3 V, which shouldn't have surprised me since the VGS threshold was about 2 V at 250 mA. I have also looked at high-side load switches and over-voltage protection ICs, but I cannot find any that will operate over the whole range of the input voltages after browsing for hours on Mouser and DigiKey. Lastly I have explored using a N-channel MOSFET in the circuit above with an open-drain output variant of the same supervisory IC and a charge pump to bias the NMOS transistor when voltages are low, but to my surprise I couldn't find any charge pumps that work in the 1-5 V range. I am looking for any suggestions to either make my circuit work with the lower voltages or how else I can achieve this 1-12 V to 5 V conversion without dramatically increasing the PCB footprint or cost. Unfortunately the input voltage cannot be changed, but the power supply can provide more than enough current to run the circuit.
Discussion:
Comment: Welcome to the site.
Comment: What part is the boost converter?
Comment: http://www.ti.com/lit/ds/symlink/tps61099.pdf
Comment: Have you had a look at doing your own buck-boost converter? The control loop is a bit tricky, but it would be the "proper" way to do what you're attempting.
Comment: Unfortunately that wouldn't be possible since this is not a one off project
Comment: Basic physics says that at 5V and 250mA out, a 1V input would have to supply at least 7.5A. Probably more like 9A with realistic efficiency assumptions (assumption -- efficiency is poor down there). Will your source supply that when it's riding at 1V?
Comment: @TimWescott How did you obtain 7.5A?
Comment: @TimWescott surely it would be 1.25A + head room for inefficiency?
Comment: @jm212121 it's 1.25A + inefficiency + **forgetting that I should not do math in my head**. Dangit. Yes -- 1.25A + inefficiency. Probably 1.5A more or less, depending on how efficient the conversion ends up being.
Comment: @jm212121 -- do you have to be able to *start up* on a 1V supply, or can you guarantee a higher voltage at startup?
Comment: @ThreePhaseEel yes I have to be able to start up at 1V
Answer 1 (2 votes):
Allow me to make this circuit suggestion: [simulate this circuit](/plugins/schematics?image=https%3a%2f%2fi.sstatic.net%2fEz1ex.png) - Schematic created using [CircuitLab](https://www.circuitlab.com/) For 1 V < Vin < 6 V the boost converter converts to a 6 V internal voltage and the LDO regulates that 6 V down to 5 V For 6 V < Vin < 12 V the voltage at the Boost converter's output will "follow" the input voltage with some voltage drop due to a (Schottky) diode, so Vin = 7 V => Vmid = 6.5 V and Vin = 12 V => Vmid = 11.5 V. Remember that boost converters have this basic circuit: [](https://i.sstatic.net/Pvcrl.png) So when Vin is higher than the configured (regulated) output voltage, the output will follow the input voltage with a voltage drop from the coil's resistance and the diode.
Discussion on this answer:
Comment: Are you aware of a boost converter that works down to 1 volt and can live with voltages at the input as high as 12 volts? Or are you suggesting "build from scratch"?
Comment: @Andyaka No, I'm not. I just provide the circuit idea :-) Closest I know: CE8301 it can work from 0.9 V up to 10 V.
Comment: The boost converter I am using can only tolerate up to 6v according to its absolute maximum ratings and I have looked around and don't think there are any that can tolerate any more than 6v whilst boosting from 1v.
Comment: LT1615 seems to be a good match for the boost part. Starts up from 1V, doesn't burn up to 15V.
Comment: Just had a look at the LT1615 and it cannot produce enough current at the lower voltages.
Comment: At 250mA out, with 12V in, your linear regulator would be burning off a bit over 10W -- that's a lot.
Comment: @jm212121 Mmh, that's right. But I had a look at the TPS61099, and it can't do it either. Worst case switch current limit is 0.8A. At 1V input, you need 5*250mA, not even accounting for the ripple. It's going to be hard.
Comment: You are right, my current requirements were slightly overestimated, but I have tested the TPS61099 and can get up to 120mA out from it from 1V input, which would probably suffice.
Comment: I am happy with the TPS61099 as the boost converter since it is less likely to be at 1V and its a case of I'll take what current I can get (ie the 250mA is not imperative but preferable), but what I am having difficulty with is the rest of the circuit.
Comment: @TimWescott I don't understand your 10 W, according to me it is less than: 12 V - 5 V = 7 V => x 250 mA = 1.75 W for the dissipation in the LDO.
Comment: *but what I am having difficulty with is the rest of the circuit.* Which circuit do you mean? If you would use the TPS61099 then there is no "rest of the circuit" needed because this IC can behave as an LDO when Vin > Vout. Do note that the TPS61099 is limited to a 5.5 V maximum input voltage.
Comment: How can the IC behave as an LDO for the voltages over 5V up to 12V when it's maximum input voltage is 5.5V? It says in the data sheet any voltages above 5.5 may cause damage.
Comment: @Bimpelrekkie: Oh damn. I was doing math in my head again. This happens just often enough that I should know better, and yet I always get sucked in. For what little it's worth, if it's a paying job I double-check! 2W is still enough that you need to think about getting the heat out of the part, of course, but it's not THAT bad.
Answer 2 (2 votes):
## A SEPIC might be worth a shot here This situation (wide voltage range input, fixed voltage output, low-ish current requirements) strikes me as a decent opportunity to try one of the lesser-used switching topologies: the SEPIC. In particular, I would use a [LM2621](http://www.ti.com/lit/ds/symlink/lm2621.pdf) converter IC with a low-drop Schottky diode -- this gives the chip the best chance of starting up at or about 1.0V (the datasheet specifies nominal startup at 1.1V and maximum startup at 1.2V over temperature, but the startup voltage likely depends on the drop across the diode). As to passives, I would use the [coupled-inductor version](http://www.ti.com/lit/an/slyt309/slyt309.pdf) of the SEPIC topology -- this gives better ripple performance while using less board space than two separate inductor cores.
Discussion on this answer:
Comment: Funnily enough, I discovered the LM2621 yesterday and I have ordered one, will post update if it works out.
Comment: Thank you for linking that SEPIC article it was very informative, I have a question with the coupled inductor SEPIC topology would the voltage at the diode be limited to 5V? Because if so I could use a MAX40200 ideal diode current switch: (https://datasheets.maximintegrated.com/en/ds/MAX40200.pdf) which has a very small forward voltage but is only rated at maximum 6V.
Comment: @jm212121 the voltage across L1b is Vin+Vout, so you'll need a much higher voltage part than that -- switching speed would also be an issue for many/most "ideal diodes". What you really need is a *synchronous rectification controller* if you want to do what you're trying to do...
Answer 3 (1 votes):
To avoid the EXTREME switch, you need a flyback stepup with zener post-regulator, to provide the FET's gate drive. Set the zener at 10 or 12 volts. Many huge FETS want a low max gate voltage (from what I recall). Now you can use a LARGE FET, capable of 10 or 20 amps or whatever you need, that FET gate being driven 0/10 volts for efficient switching. [simulate this circuit](/plugins/schematics?image=https%3a%2f%2fi.sstatic.net%2fS4xZS.png) - Schematic created using [CircuitLab](https://www.circuitlab.com/)
Discussion on this answer:
Comment: Could you explain in more detail what you mean here - that diagram is confusing me. In the diagram you have a 1-12 volt boost regulator, is that a boost regulator that accepts 1-12 volts as input, if so I can't seem to find one that accepts that range while maintaining a few hundred milliAmps at 1v.
Comment: The bottom switcher ---- the flyback ----has to operate on 1 volt, or higher. Simply having a circuit that oscillates at 1 volt requires some thinking. Then you want that oscillator to operate a transistor in boost mode, with the output regulated by a 10 volt zener. The 10 volts is used in the very-high-current upper switcher, perhaps solely to drive the gate of the 20Amp? MOSFET. By having 10 volts to control the gate, instead of 1 volt, you make much more efficient use of the big MOSFET.
Answer 4 (0 votes):
There's a lot of ways to skin a cat, and this is a particularly vicious cat. Here's my thoughts: Boost set to 5.5V or so. I'd have to go shopping for parts to be sure, but I suspect you'll need something with an external switch to handle the 8-9A input at 1V. Follow that with a buck to 5V, to handle the case when the input's above 5V. Don't mess with the linear supplies unless you need really clean power. If you can't find a suitable boost chip or switch FET, use a lightweight boost that's just big enough to power the "real" boost controller (and by extension, the "big" switch gate). Maybe even switch the lightweight guy out of the circuit if the input voltage gets too high.
================================================================================
|
Discussion Chain ID: 405535
================================================================================
User asked: Why does a divider needs 1 more step?
My book introduces a divider design: [](https://i.sstatic.net/f0VjO.png) It said that if the divisor is n-length number, we need n+1 steps to finish the division. For example: 7 / 2 (0111 / 0010) demands 5 steps. I don't quite get why it requires us to do 1 more step? It can automatically shift the divisor at the beginning. This is the steps described closely: [](https://i.sstatic.net/qHCBB.png)
Discussion:
Comment: I think one of the best ways to work out an answer to a question like this is to sit down with a piece of paper and perform the steps by hand. Doing so also forces you to have a firm, clear, intimate understanding of the logic, too. Everything becomes so much clearer when you force yourself to do that and you'll have your answer in the context of your training, too. Just reduce this to a narrow bus -- maybe 4 bits as you show in your example?
Comment: Also, feel free to read this [non-restoring division discussion](https://electronics.stackexchange.com/questions/389417/why-overflows-are-omitted-in-the-non-restoring-hardware-binary-division-algorith/391250#391250) and also this one on [division logic](https://electronics.stackexchange.com/questions/256665/how-to-build-a-division-logic-circuit/256672#256672). Either may help somewhat. But more likely the first one is closer and more detailed.
Comment: I have done them step by step and come up to this question
Comment: Can you write out the steps you are following in your question so that we can see each step and decide for ourselves how you handled each and arrived at this question?
Comment: Thanks for the addition. When I get a chance, I'll skim through them and see what comes from that.
================================================================================
|
Discussion Chain ID: 405529
================================================================================
User asked: Creating chained digital current loop
I need to send some digital data and power for long distance (around 60 meters) using only 3 wires. Data speed is low, something like 100bps is enough, 1000bps would be perfect (12.5Bps and 125Bps). There is always one transmitter and multiple receivers (amount can change at any moment), so transmission is always in the same direction. Transmitter and receivers are based on ATMega uC. My idea is to use current loop here, however I'm not able to use only one loop, because then I would have to use some termination in last receiver, which I can't. So I'm thinking about creating multiple current loops, so that each receiver would re-transmit data to next current loop. **What's the simplest way to create reliable digital current transmitters?** The current itself doesn't really matter, it can be classic 4-20mA, or something less then that, since it will transmit digital signals. What I got for now is LM317 as current source with switchable resistor (with MOSFET), so I'm getting 4 or 20mA output, but maybe there is some easier way. As receiver I have optocouplers, which again, I'm not sure if it's best way to accomplish that. Here probably would be easier to just use resistor between data line and ground as receiver. RS232 is not applicable here because of voltage drop that will occur between two power wires, so that in last receiver I'll get for example {+20V, -4V} instead of {+12V, -12V}
Discussion:
Comment: Why do you not want to use RS-485 or RS-232 for that matter? At 4800 baud I think 60m is no problem for RS-232. You can get isolated RS-485 transceivers if you anticipate a lot of noise.
Comment: He's looking at 3 wires for both power and signaling, so a simple RS485 is out, simplex RS232 should work, unless there's some kind of noise to contend with or a ground loop issue (no info on wire gauge, etc), but an optoisolator would take care of that.
Comment: The problem here is that a single-ended data transmission over moderate distance is vulnerable and, it is likely that you cannot easily justify that level of vulnerability hence, why I deleted my answer. To overcome the vulnerability, data is sent using a balanced pair and, with only 3 wires, you have to use phantom powering. The impact of using phantom powering is that you have to modulate the data up to hundreds of kHz BUT, you state you cannot use a termination resistor so, that option is dead. I don't recommend you use three wires and single-ended data. Think again.
Comment: But is there anything wrong with my solution idea, using multiple current loops?
Comment: @mily20001 show a simple block diagram of what your idea is.
Comment: The biggest problem with current loops is that a current loop is a pair of wires. When you add power and ground to that, you have exceeded your requirement of just 3 wires total. Why are you so stuck on current loops specifically?
Comment: And, to add to Dave's comment, a current loop that uses power or ground as a return wire is not balanced and is significantly vulnerable to EMI.
Comment: Also are you restricted to the 3 wires? Power over Ethernet will easily bridge that distance.
Comment: At 100 bits per second, or 1,000 bits per second, put the Termination resistor in the Transmitter, and use controlled-slew (100 microsecond) switching between levels.
Answer 1 (1 votes):
Given your slow data rate and uni-directional communications you can get away with voltage signaling on a common bus, as long as you make sure to reduce the rise/fall transition slopes so as to avoid EMI and reflections and take into account the voltage drop on your ground return. A slow RS232 driver, such as [this one](http://www.ti.com/lit/ds/symlink/max232.pdf), has a rise time of ~2µs which implies a wavelength of more than 1km if you take into account cable propagation speeds. That means that you can get away without termination for your <100m cable run (I would still add some resistance to increase the losses and further attenuate any reflections). To compensate for the ground drop the easiest solution is to capacitively couple to the cable, and add a couple of diodes to restore your DC to the proper levels. Just like this: [simulate this circuit](/plugins/schematics?image=https%3a%2f%2fi.sstatic.net%2fXL4Zy.png) - Schematic created using [CircuitLab](https://www.circuitlab.com/) As long as there is not too much attenuation, you would have full RS-232 signal levels in your receivers and you could actually use the normal return-to-zero RS-232 protocol. The capacitors add a minimum load to the line except when there is a large (temporary) DC mismatch from a receiver to the cable. Adjust the voltage divider to ensure your voltage levels are enough to cross the thresholds of the RS-232 receiver. Alternatively, you could use Manchester coding with an RS-232 driver so as to remove any need for DC recovery. A bigger issue is dealing with [cable length](https://www.lammertbies.nl/comm/info/RS-232_specs.html). Standard RS-232 might be marginal for this, but you could get away by (1) reducing the capacitance of your cable, and/or (2) increasing drive strength by, for example, placing a couple of line drivers in parallel. If you are doing point-to-point communications in a daisy-chain fashion, I don't see why you would need a current loop at all (particularly when the return of the loop is your ground, which negates any noise-immunity advantages) use RS-232 receiver/transmitter pairs as repeaters on the cable. Given that the return grounds will be local, the overall ground voltage rise would not be significant for each link.
================================================================================
|
Discussion Chain ID: 405527
================================================================================
User asked: Can I find the loss tangent of a substrate if I know the thickness of substrate and its relative permittivity?
What is the formula to calculate loss tangent for a substrate with relative permittivity 4.4 and height 1.58 mm? I need the value for designing a PIFA with 35-micron copper ground conductor.
Discussion:
Comment: Permittivity doesn't tell you about loss.
Comment: [Read this](https://en.wikipedia.org/wiki/Dielectric_loss).
Comment: Corsan and Lorrain discuss topics like this.
Answer 1 (2 votes):
No. Relative permittivity (a real number the way you specified it) and \$\tan\delta\$ are two different properties of a material. You can have a low-loss and a high-loss material with the exact same real part of the permittivity. You should probably re-read your material; you'll find something about complex-valued wavenumbers, and you'll see why permittivity and loss are two orthogonal things.
================================================================================
|
Discussion Chain ID: 701437
================================================================================
User asked: IC thermal pad: Place heat sink directly over bottom-side thermal pad and thermal vias
If a VQFN package (below) has a thermal pad and thermal vias beneath it, the bottom layer should have an identical pad to act as a heat sink. Is it typical to surface mount a heatsink on the bottom-side thermal pad, over the thermal vias, (assumably using plugged and capped vias)? [](https://i.sstatic.net/CsZNe.png) Linked question: [IC thermal pad: Duplicate zone in inner layers also?](https://electronics.stackexchange.com/questions/701436/ic-thermal-pad-duplicate-zone-in-inner-layers-also)
Discussion:
Comment: Do you have a bottom pad and holes that can hold a heatsink? Usually it is not recommended to solder parts on the bottom layer of a QFN footprint, but it can be done.
Comment: If you plan on mounting a heatsink, isn't the simpler solution to mount it to the top of your package? Even though the thermal conductivity may not be as good, would it not be adequate? Using internal and bottom layers will likely help (there are calculators for that...), and I see no reason why the shapes on the other layers would need to (or want to) be the same shape as your paste layer (usually, the larger, the better).
Comment: I would look around for either additional information in the layout section of the datasheet or maybe an app note from the manufacturer. Mounting a heatsink on the opposite side of the board does not sound like something the manufacturer would expect you to do without further guidance.
Answer 1 (2 votes):
> If a VQFN package (below) has a thermal pad and thermal vias beneath it, the bottom layer should have an identical pad to act as a heat sink. When you say bottom layer I'm assuming you mean the bottom layer of the PCB? The answer depends on where your ultimate heat sink is. For instance, if your PCB is conductively cooled through the edges (edge rails) of the board, then a thermal pad under the PCB is not going to do anything for you. On the other hand, if your PCB is going to be attached to a solid aluminum heat sink, then a thermal pad on the bottom side of the PCB under the VQFN package, or under the entire PCB (which is typically the way we would do it) would improve the thermal path from the part to the heat sink.
Answer 2 (1 votes):
Yes. (When there is a thermal pad in the center of course). Multiple vias can be drilled over a grid covering the thermal pad. To fix the heatsink on the other side, four holes (or at least two) should be drilled with enough free area on both sides around it for blots and screw heads. It should be specified to the fab that they are "filled vias". Vias that will be filled with solder during assembly. Usually they just let the via being filled naturally by the solder on the pad and it doesn't involve any additional process. A lot of small diameter vias are a little bit better than a few large diameter vias. But if the supplier doesn't like small diameters, larger diameters are still ok. If the heat is not very strong, an extended uncovered copper area can be enough to act as a heatsink.
Answer 3 (1 votes):
Common, I don't think I would say so. "Viable", yes. QFNs tend to have reasonable thermal performance through the top (packaging plastic is a pretty mediocre thermal conductor, but it's thin), so you see gap pads on top of them, from time to time. Bottom is less common I would say, in part because once the heat is into the board, it spreads out reasonably effectively into the inner layers. First, if inner-top is GND, the plane spreads out heat by direct conduction; in combination with the bottom pour (if applicable; it doesn't need to be an "identical pad", it can be any random solder-masked polygon, or left off entirely if not required), the inner-bottom layer (usually VCC plane) is sandwiched, so has excellent thermal conductivity as well; or perhaps you're using a sig-GND-GND-sig stackup instead and both planes are directly connected. And needless to say, multi _ier_ -layer boards are even more conductive, regardless of plane assignment. Thus, the board itself is an effective heatsink, and I would not at all mind running a device such as pictured, up to several watts, in an otherwise very ordinary build (normal commercial sort of product, no stringent limits on ambient or device temperature, single board much larger than the chip, still air or minor ventilation). A very compact design, or with tighter temperature specs (say an ambient up to 60°C with a chip limit of 85°C), or higher power levels (5, 10W might be the practical limit here), would benefit from thermal pads top and bottom. Such a heatsinking solution will be more onerous, as you most likely can't simply place elements at will, but must integrate them into the design. Pretty quickly beyond here, one would run into package limits, and a device with exposed metal/die surface would be required, with a greased joint or high-K gap pad to heatsink/heat pipe. Such packages are common in computing: advanced integrated regulators, CPUs/GPUs, etc. Heat sunk through the board again becomes less important then; so, it's kind of a narrow range (of ratings or products) where this approach would be preferable.
================================================================================
|
Discussion Chain ID: 405524
================================================================================
User asked: 5V (analog) to 3.3V (analog) for current measuring
I want to use an ACS723 current sensor and I would like to transform that signal into digital using the integrated ADC inside a ESP8266 (Wemos D1 mini). I'm not sure how can I do that. I think maybe the easiest way is a voltage divider. Another solution maybe be usinag an op-amp, something like: [Voltage translation: 5V to 3.3V analog](https://electronics.stackexchange.com/questions/209278/voltage-translation-5v-to-3-3v-analog) What are the different options I have? Thanks in advance!
Discussion:
Comment: ello and welcome, your question could be an interesting one, but is a bit vague as is. maybe it could be expanded and rephrased a bit. "Can you please put some light on this problem?" is a bit vague, something along the lines of "what are the different options i have" would probably attract more informative answers
Comment: Why not just use a resistor divider?
Comment: So, what do you think is unsuitable about the "easiest way"? Where might this easy way cause problems?
Answer 1 (1 votes):
What you want is a voltage divider, R7 and R8 in your link, where the the ESP8266 is the opamp. To calculate the values of the resistors you need to know a couple of things: * Max Current going through the ACS723 * Output voltage per A from the ACS723 mV/A * Reference Voltage of the ADC With these elements you will know exactly if you need the resistors. Looking at the datasheet, it does look that under normal operation, the maximum output range is 0-4V with the 0A voltage depending on the model you select, but as an example lets assume that your maximum current is 7A, and therefore you select the 10A part, which has 400mV/A output. This means that at 7A, the output from the ACS723 will be 2.8V Now, for what I've researched, the ESP8266 uses VCC as a reference voltage, and therefore it is 3V3 in your case, which means that you don't need a voltage divider, however, I would put a single current limiting resistor and a 3V3 Zener to clamp the spikes if the current was to exceed 8.25V. Theoretically you can use a divider, but then you would limit the resolution of the ADC. The ESP8266 has a 10bit resolution ADC, where 0V=0 and 3.3V=1024, which translates that you will be wasting the ADC range between 2.8V and 3.3V. The older versions of the ESP8266 used to have a 1V reference voltage, which meant that you could use the ADC at its full potential by adjusting the resistor partition. Now lets assume that you will need the full range 0-4V, in that case you will need a voltage divider to limit the voltage on the ADC pin. To calculate this do this Vout= (Vin x R8)/(R7 + R8) With this we can get that when R7 is 820 Ohm and R8 is 3.9k, your maximum voltage on the ADC at 4V will be 3.305V. You know your application, so you will know your range, however, I recommend that you look up how ADCs work, so that you get exactly the results you expect.
Discussion on this answer:
Comment: Good except for the first line. In no way is the esp acting or comparable to the op amp.
Comment: @Passerby you have misunderstood that first line. I have referred to R7, R8 and the Opamp from the link in the original question, where the connection from the resistor to the OpAmp is replaced by the connection to between the resistor and the ADC input of the ESP8266. I have been working in electronics for enough years to know that an ESP8266 is not a replacement for an OpAmp.
================================================================================
|
Discussion Chain ID: 405520
================================================================================
User asked: Why are FPGAs so expensive?
I mean compared to ICs (ASICs) with similar complexity, speed etc. Let's compare [Ethernet switches](https://eu.mouser.com/Semiconductors/Integrated-Circuits-ICs/Communication-Networking-ICs/Ethernet-ICs/_/N-6j74i?P=1y95od8Z1ypznzyZ1yiwriwZ1yiwrjrZ1yiwriyZ1yz9zytZ1y9i9kdZ1yiwrj5Z1yiwrit&Keyword=ethernet%20switch&FS=True&Ns=Pricing%7C1) to [Kintex FPGAs](https://www.digikey.com/short/j0n47z) (note that the most expensive switch from the list is circa as expensive as the cheapest Kintex): * FPGAs are **well structured** ICs (like RAMs). They can be scaled and developed easily. * The **design tools** ([Vivado](https://en.wikipedia.org/wiki/Xilinx_Vivado), [Quartus](https://en.wikipedia.org/wiki/Altera_Quartus), etc.) are expensive too, so I think the price of an FPGA is the price of the IC (and development) itself excluding the cost of support and the tools. (Some non-FPGA vendors give free tools whose development cost includes the IC price.) Are FPGAs produced in lower quantities than other ICs? Or is there any technological harness?
Discussion:
Comment: I think someone have made Ph.D. thesis in business science on the subject. It is not tech question, it is more business question involving tech comparison of apples with oranges. The main rule is - development tools (products) are always more expensive than consumer products - for various reasons, from revenue/cost estimation, and market demand, and availability of competing (functional) products.
Comment: Have you ever looked into a high end FPGA and all the features it offers? It is far from trivial to make it all work well together and anticipate the possible interactions. A similarily complex ASIC is also expensive as hell in the same numbers, the point where ASICs become cheaper is when are sold in the many millions. And your comparison is quite unfair because ethernet switches generally do not contain nearly as much complexity as an FPGA with all the PLL and signal conditioning and thousands of GPIO pins.
Comment: I don't get the comparison. Fpga cost anywhere between 80 cents and 50000$ - depending on size and features. Ethernet switches start at 20 Dollar and go up at least to severl hundred thousand dollar, ahain depending on size and features.
Comment: As someone that works with both FPGAs and ethernet switches: why are those your two datapoints?
Comment: All vendors offer a free tier of FPGA tools, and all of the paid versions are a fraction of the price you'd pay for a full ASIC suite like Synopsys. So a lot of the cost of developing tools are most definitely included in the price of the hardware.
Comment: And if you're comparing cheap Ethernet switches, [Xilinx themselves](https://www.xilinx.com/publications/prod_mktg/pn2035.pdf) show implementation on a $50 low-end Spartan, not their mid-range Kintex line. Besides, high-end Ethernet switches are not available from Mouser, check Avnet.
Comment: Sorry to be harsh but: "A chip that can do everything is more expensive than a chip that can do only 1 thing". How's that even a question?
Comment: I choose ETH switches because the price of an FPGA highly depends on the transceiver count and performance. And ETH switches has also several transceiver, however they're price is not rising as much.
Comment: This is just basic engineering economics, fpgas do not have the volume needed to hit a lower price point.
Answer 1 (65 votes):
FPGA chips include both logic and programmable connections between logic elements, while ASICs include only the logic. You'd be amazed at how much chip area is devoted to the "connection fabric" in an FPGA -- it's easily 90% or more of the chip. This means that FPGAs use at least 10× the chip area of an equivalent ASIC, and chip area is expensive! It costs a certain amount to do all of the processing on a given silicon wafer, no matter how many individual chips are on it. Therefore, to a first approximation, the chip cost is directly proportional to its area. However, there are several factors that make it worse than that. First, larger chips mean that there are fewer usable sites on the wafer to begin with -- wafers are round, chips are square, and a lot of area is lost around the edges. And defect densities tend to be constant across the wafer, which means that the probability of getting a chip without a defect (i.e., "yield") goes down with chip size.
Discussion on this answer:
Comment: In a similar vein (not enough for an answer, I don't think) is the fact you can't use all the LUTs due to timing constraints, so you always have excess. Further, you will not be using the full capability of the all LUTs, as some will end up being a simple inverter etc.
Comment: Certainly an ASIC will need some level of internal connection. I think you mean the FPGA has a bunch of connectivity, wires and accompanying switches, going to places that you don't necessarily need, whereas ASICs are built with only the ones you need.
Comment: FPGAs probably require more test time, and test time isn't cheap either.
Comment: Regarding the "*and chip area is expensive!*", I've never understood this reason. Aren't wafers relatively cheap?
Comment: @HarrySvensson the wafers are relatively cheap, but the processing to turn them into ICs is expensive, especially the production of processing masks. So the larger the chip, the larger the masks (pricey), and the more wafers you need to process to get the same number of dies.
Comment: @TomCarpenter That's not true - the mask is the size of the wafer, not the size of the chip. Masks are expensive when you go down in process size due to the difficulty in fabricating them. Bigger chips have lower yield as there is a higher probability of a defect in given chip on the wafer.
Comment: @awjlogan Not with modern huge wafers - AFAIK they use a ["step and repeat" process](https://en.wikipedia.org/wiki/Stepper).
Comment: @TomCarpenter On reflection, I still don't think the mask size is the cost driver on area. It's the reduced yield, not the cost of the mask. I would *assume* that a fab has a (small set of?) standard mask size, which the customer then fills with _N_ of their design. The cost of the mask is thus independent of the actual size of the chip. Now, if you have to develop a new process for a huge single chip, the mask size would of course factor in but would still amortise, whereas yield problems would not.
Comment: @user71659: Yes, that's exactly what I said! An FPGA might be <10% logic and >90% connection fabric, while an ASIC will be more like >90% logic and <10% devoted to interconnect alone. If we assume the amount of logic is the same in both cases, that's a huge change in chip size.
Comment: @HarrySvensson: From the [Jargon File definition for **nanoacre**](http://www.catb.org/jargon/html/N/nanoacre.html): *"A unit (about 2 mm square) of real estate on a VLSI chip. The term gets its giggle value from the fact that VLSI nanoacres have costs in the same range as real acres once one figures in design and fabrication-setup costs."* This has been true for a very long time.
Comment: @awjlogan the process gasses used are very expensive, the silicon itself is expensive for modern wafer diameters, the equipment is also relatively expensive to run, The mask cost are NRE, not a unit processing cost.
Comment: All said and done the actual physical die coming out of a fab is really not that expensive, it always bothers me that a big IC tends to cost a fraction of the package they are being put in. Where area becomes really expensive is in yield. A wafer has defects, and ICs that are 100 to a wafer would be 10 times more likely to fail due to a defect than ICs that are 1000 to a wafer. Not to mention the extra expenses of testing and engineering that goes into them. An FPGA can be reticle-limited, that is the maximum size allowed by the technology, at >25mmx25mm while a common IC will be just ~4mm^2.
Answer 2 (23 votes):
Another key driver of cost is verification. FPGAs need to be individually tested before sale. This is partly to ensure that all of the thousands to several million routing interconnects and logic cells are functional. The verification however also involves characterisation and speed grade binning - determining how fast the silicon can operate and that the speed and propagation delays of all the many interconnects and cells are suitably matched to the timing models for its grade. For ASIC designs, testing is typically simpler - a yes-no does the design perform as expected. As such the time required for verification is likely far less, and thus cheaper to perform.
Discussion on this answer:
Comment: ASICs are usually tested with a scan chain. I see no reason why this wouldn’t be possible for FPGAs. There are also ASICs which are individually calibrated and tested at different temperatures and they still sell for a couple of dollars.
Comment: With an ASIC, correct operation is already defined - with an FPGA, you need it operating correctly REGARDLESS of how that is (user) defined....
Comment: ASICS and other chips are all tested and, often, binned for speed. I would accept this as a valid argument if anyone could produce even rough numbers for how long an FPGA needs to sit on a test bench compared to other types of chips. My intuition is that, even if longer tests are needed, the rest of the manufacturing process is probably dominant in terms of contributions to production costs. To maintain throughput they may need a larger testing line to offset the longer individual test times, but it's such a small part of the produciton process that I remain sceptical...
Comment: @rackandboneman Correct operation for an FPGA is also defined. They can test every logic element and interconnection separately. What you're saying would be like saying that CPUs can't be tested because they need to operate correctly regardless of what software runs on them.
Answer 3 (4 votes):
I'm going to go out on a limb and say that this is by far dominated by simple supply and demand. Ethernet switches are mass produced with huge economies of scale and sell at discounts over chips that are not so widely used. FPGAs, I'd say, are not nearly so widely deployed as ethernet switches and so they cost more because the development and infrastructure costs are spread over fewer customers. This isn't about process or die size or anything like that. Consider the Xilinx Virtex-7 (only because I could more readily find data for it) and let's compare to a few contemporaries : * Virtex7 (2011), 28nm, ~6.8 billion transistors, $2500USD (popular models) to $35,000USD (higher end models) * NVIDIA Kepler GK110 (2012), 28nm, ~7.1 billion transistors, Tesla K20 cards ~$3200USD at launch (chip price some smaller fraction of that) * XBoxOne SOC (2013), 28nm, ~5 billion transistors, $499 USD for whole XBox at launch * Xeon E5-2699 v3 [18 core] (2014), 22nm, ~5.6 billion transistors, ~$4500USD So overall the Virtex FPGA seems reasonably priced (more popular models) compared to other silicon of a similar transistor count, generation, and sales volume. The XBox SOC sticks out as something which was widely deployed in a consumer device and the cost is likewise much lower. NVIDIA's compute GK110 was much less widely deployed than similar consumer chips that ended up in gaming cards and was similarly more expensive, even given the architectural similarities and the fact that the chips were made in the same factory. As for the Virtex chips, there isn't a 10x difference in the complexity of the $2500 chips vs the $35000 chips - the latter are simply much less popular and, with lower sales volumes, the cost per unit is necessarily higher. The market is full of this. Anything you can sell a hundred million of you can always make cheaper than something you will maybe sell a hundred thousand of.
Discussion on this answer:
Comment: I don't think you can trust the $35,000 price from digikey or wherever to be an accurate representation of actual quantity pricing. Probably closer to $5k...at launch...
Comment: I'm not sure how true this is, but I was lead to believe that consoles such as the Xbox are typically sold at either a loss or at cost, and the difference is recouped through game sales.
Comment: @ks0ze, very few customers buy $35k chips in really large quantities (10k/month or more, say). And last time I needed to buy from Xilinx, they claimed to only sell through distribution (whether this is actually true when buying 1000s of units I don't know).
Comment: That said, you certainly can call the distributor and negotiate a better price if you want more than a few 100 parts.
Comment: @ks0ze That is the actual book price from Xilinx. If you want just a few, that's what you'll probably have to pay. Xilinx are hard cases with prices, but you can bargain down if you're buying a lot, yes. I don't think that tells us anything except that FPGAs aren't bought and sold in large enough quantities to have a highly stable price structure. Consider bulk discount margins you'd get on high volume products like Intel CPUs, for example. Maybe a few percent, but that price isn't moving a lot. Same with ethernet switches and XBoxes, which is the point of this whole answer.
Comment: @J... you really don't need to buy all that many to get a significantly better price. Why do you think the list price for Xilinx (& 3rd party) dev boards with the exact same parts are a fraction of the "list price" of the part? For instance the Virtex Ultrascale+, the VCU118 eval kit it $6,995 on from Xilinx but the FPGA by itself is $45,000 on digikey.
Comment: @ks0ze Well dev boards are made by 3rd parties who are buying chips in bulk, so yeah, of course they can leverage discounts. The point is that a product where you can haggle away 80% margings off of the list price is, ipso facto, one which isn't a mass production part - the inelasticity of supply and demand that results (and the wild pricing schedules) is just a symptom of this. I'm not disagreeing that there is huge room to bargain - I'm using that fact as evidence that the market is both small and reasonably inelastic.
Comment: @J... I guess I would argue that the Tesla K20s are equivalent to the VCU118 eval board. There just isn't raw ic (single quantity) pricing available for a single Kepler GK110 but there is for the Virtex Ultrascale...
Comment: @ks0ze I agree. Tesla cards were not really widely deployed - they're a niche product with a very small market (compared to XBoxes and GTX gaming cards, for example). The point is that chips with a similar manufacturing process, die area, and transistor count are selling at very different prices depending on the total sales volume - products that sell larger volumes can accept lower margins (and, in fact, require them to stay competitive). This is not the case for niche products with few alternatives and not many buyers.
Answer 4 (2 votes):
Short answer: because they can be. FPGA's did not always exist. For them to be _practical_ , in that they could be used to prototype logic for later production as ASICs, they had to be much larger and faster than the logic that would replace them---but they paid for themselves by being programmable. The life cycle of a product that started as FPGA before moving into ASIC was much quicker and cheaper than one that did not. FPGA marketeers were well aware of this, and charged accordingly. I once worked on a product whose ASIC was anticipated to cost in the $100/each range, and we looked into prototyping on FPGA to shake out the bugs and features in the design, along with providing early customer demos at reduced operational speed. It would have taken at least _three_ of the biggest hottest FPGA's available at the time, at some $2,000 each, to perhaps fit the logic. (Disregarding inter-package considerations, which were considerable. We decided against doing FPGA as the significant additional work to partition into multiple FPGA's would have delayed the actual product release. The costs for a handful of ultra-expensive FPGA boards would have been acceptable, but the delays were not.) Cheaper/smaller FPGA's might be used for lower-volume productions of modest-sized designs, where an ASIC was never considered due to their substantial (and ever-increasing) NRE costs. These would be much further from the bleeding edge, and much less costly, but _still_ have to be larger and faster than a base ASIC would need to be in order to make up for the radically decreased space and speed efficiency of FPGA logic. Again, the marketeers would definitely be doing their homework and pricing accordingly. Any piece price for an FPGA that is more expensive than the base silicon costs given the die size and process are due to the above marketing factors. Welcome to capitalism! (Of course, FPGA dies are larger, and on more expensive [faster] processes than would otherwise be necessary. This is inherent. Think of FPGA's as an analog of those snap-circuit educational kits. Much larger and more expensive than a dedicated circuit, but highly flexible.) Yield is also an issue, as FPGA's are terribly inefficient in terms of logic utilization for their size. It all has to 100% work or there would be 'programs' for them that could not run. At one time Xilinx had a program where, once you had a production design locked down, you could provide them with the configuration and test vectors and they would fit them onto yield failure dies, packaging the ones that passed and charging substantially less than the thousands of dollars each for perfect dies. Of course, the "FP" part of the name no longer applied, as there was no guarantee that _any_ change to the program could run on any particular unit. I do not know if this is still offered by anybody, my guess would be not.
Answer 5 (0 votes):
One peculiarity of FPGA pricing is that have seen an assembled board including a FPGA plus memory, clocks and power supply cost less than what distributors are listing. As an example [ALINX SoM ACKU5 FPGA Evaluation Boards & Kits](https://www.xilinx.com/products/boards-and-kits/1-1wuorql.html) on the Xilinx website has a price of $660.00 and the description contains: > ALINX SoM ACKU5P based on the AMD Kintex UltraScale+ XCKU5P-2FFVB676I, composed of FPGA + 2GB DDR4, 32bit + 64MB QSPI Flash, including all the basic components of hardware. If I click the "Buy from Partner" link on the above Xilinx web page the price is £540.00 (which I think includes VAT). Whereas if search for just the XCKU5P-2FFVB676I FPGA on some reputably UK distributors get higher prices than for the complete board: 1. [DigiKey XCKU5P-2FFVB676I](https://www.digikey.co.uk/en/products/detail/amd/XCKU5P-2FFVB676I/6797925) : Unit Price without VAT: £2,690.17000 2. [Farnell AMD XILINX XCKU5P-2FFVB676I](https://uk.farnell.com/xilinx/xcku5p-2ffvb676i/fpga-kintex-ultrascale-280-i-o/dp/2760196) : Price (ex VAT) £2,825.00 3. [Mouser XCKU5P-2FFVB676I](https://www.mouser.co.uk/ProductDetail/Xilinx/XCKU5P-2FFVB676I?qs=rrS6PyfT74e8SlcEKUilXQ%3D%3D) : £2,824.97 (ex VAT) The above prices are all for a quantity of one. I'm not sure what causes the discrepancy in price between an assembled board and just the FPGA. The XCKU5P-2FFVB676I is supported by the free version of Vivado, so selling such a an assembled board at below cost price wouldn't allow Xilinx to necessarily get an additional income from software development tool licences.
Answer 6 (0 votes):
Are they? Just checked at Mouser, a small Lattice ICE40 is exactly EUR 2 @25pcs. The cheapest SoC FPGA (with a hard Cortex M3 core) from QuickLogic is below EUR 6. If you need something bigger, MachXO, Igloo2, SmartFusion2 are quite affordable, too. I'd say, these are ompetitive prices. Same ballpark as microcontrollers with similar performance. On the other hand, they also list a Xilinx Virtex7 device for EUR 19k! I guess these are produced and used in very low volume, in very special industrial or military applications (or in research projects), where these prices are not unusual and perhaps not significant considering the cost of the whole system. They sell it for EUR 19k because there is demand for that chip at this price. It's certainly not as complex and does not require the same high tech foundries as the Apple M3, the most recent x86 processors from Intel and AMD, and the NVIDIA GPUs and so on.
================================================================================
|
Discussion Chain ID: 405517
================================================================================
User asked: Help needed to design a suitable energy harvester for TENG
I am in the process of desgining a scalable triboelectric nanogenerator (TENG) through which I can easily harvest and store electricity in a battery or a capacitor. A TENG can be modelled as voltage source and a capacitor as illustrated as below. [simulate this circuit](/plugins/schematics?image=https%3a%2f%2fi.sstatic.net%2f6g45M.png) - Schematic created using [CircuitLab](https://www.circuitlab.com/) The problem with this model is that it has a very high impedance and for maximum power transfer we need impedance matching. One idea that I had is using coupling inductors (transformer action) to bring down the voltage and upscale the current so that the impedance on the load side is reflected as Z/n^2. I am not sure that this technique will work. After rectifying this low frequency AC generated I have found some energy harvesters by Linear Technology but they are pretty expensive and keeping the costs low is the main goal as for now. Here are the links of the two that I found: [LTC3588 evaluation board.](https://www.digikey.de/product-detail/en/linear-technology-analog-devices/DC1459B-A/DC1459B-A-ND/4866554?cur=EUR&lang=en) [ADP5091 evaluation board.](https://www.analog.com/en/design-center/evaluation-hardware-and-software/evaluation-boards-kits/eval-adp5091.html#eb-overview) What factors beside the costs should I need to keep in mind in order to decide which of these devices would better suit my need? Also what would be the modular breakdown of such a nano energy harvester so that I can design it for myself?
Discussion:
Comment: A series inductor can cancel the capacitive impedance in the TENG and provide a low impedance path to the energy source but it then becomes a tuned circuit and this will become less effective if the frequency changes or the capacitor value changes.
Comment: Just an FYI, looking at the Linear part, it includes a rectifier bridge, unlike the Analog Devices part, some savings there perhaps.
Comment: @Andyaka I was thinking of using a step down transformer to reduce the impedance by a factor of n^2. But I sincerely doubt that I will be able to get any output from the transformer since the power is extremely small and frequency is below 10Hz.
================================================================================
|
Discussion Chain ID: 405516
================================================================================
User asked: What is address allocation of memory register?
What is ment by address allocation of memory register in microprocessor and memory topic or in computer architecture? Memory chips are have no processing elements(passive elements). How memory chips are getting address allocation that selects a specific memory location.
Discussion:
Comment: Can you show a context, somewhere this is mentioned?
Answer 1 (1 votes):
You probably mean "address allocation of memory _mapped_ registers". Those are hardware registers mapped into physical/virtual memory space, and thus need to have an `address`.
================================================================================
|
Discussion Chain ID: 405515
================================================================================
User asked: Tumble dryer heater element
The heater element on my tumble dryer died, ordered a new one using my model number etc. The problem I have is that the original element is rated 240 V and 1050 W, the replacement sent is 240 V and 2100 W. So basically is it safe to use the new part on the tumble dryer?
Discussion:
Comment: Most likely not. Pretty sure there is a thermoswitch but it can only measure somewhere *near* the heater, so there is a time lap in which the heater grossly overheats its direct surroundings before the thermoswitch could stop it.
Comment: I assume you’ve double checked the original but 1050W sounds very low for a clothes dryer. 2-5kW is more typical for a full size dryer.
Answer 1 (2 votes):
A minor change in the power of the element will not make much of a difference in terms of performance or safety, but in your case the element that was sent to you is twice of the power of original element. Using this element is very risky, as the wiring and switches and all protection parts are sized for the lower current, and therefore are likely to fail, or worse overheat and cause fire. Tumble driers are already enough in the news for causing fires, and you would not want a fire in your family home. I suggest that you send the new element back, and have the correct one shipped to you.
Discussion on this answer:
Comment: just recieved call from technical department and they say its fine and that the thermal cut off thats installed on the element unit would stop it overheating. so basically it will heat up a lot quicker.
Comment: Get them to put it in writing in an email to you. It is true that i will heat quicker, as well as the thermal cut-off will act at the same temperature, but it remains a fact that the wiring inside the dryer is not rated for that heating element, as well as the thermal cut-off might not work as it has to break a load that is twice of what it was designed for.
Comment: thanks Elmesito, the thermal switch comes installed on the new element so I would think it would be rated for the 2100w. will get them too put it in writing what their engineer has said.
================================================================================
|
Discussion Chain ID: 405508
================================================================================
User asked: What could be causing this interference and how to eliminate it?
(update: Please also see the major edit at the end) A sensitive electronic equipment Device 1 below is basically composed of a power line EMI filter at the mains entry, an SMPS power supply which powers a data acquisition board and a USB hub. All this Device 1 is in an enclosure and gets the power through power cord 1. Any device like Device 2 below if connected to a mains nearby and if switched OFF or ON sometimes it upsets the DAQ. Same problem also occurs randomly. So Im suspicious of the interference to Device 1 through AC mains. [](https://i.sstatic.net/NmeU0.png) For a quick solution is there a possibility that an isolation transformer would help right before the Device 1? Edit: I tried with an isolation transformer still somehow the AC mains of Device 2 upsets Device 1. **Major Edit:** I cannot verify whether the spike is the scope's probes pickup or really conductive. Because [another question's](https://electronics.stackexchange.com/questions/407152/how-to-cure-smps-output-to-get-upset-by-a-switching-device) comments think it is via the scope. *But whatever it is, the problem occurs if the Arduino output is connected to the DAQ's digital input. So it seems I can solve the problem if I can eliminate the interference between the Arduino on the DAQ's input. Here is more info about the entire system: Here is the basic diagram of what is inside the metallic enclosure: [](https://i.sstatic.net/ycKGk.png) Here are some photos: The mains power entry is a module which is followed by a switch. The mains power entry module has also a filter. Here are the photos and details: [This link](http://www.farnell.com/datasheets/2604267.pdf?_ga=2.59265453.149542909.1542488374-76940164.1541113346) is the line filter used the exact model is called "5707.0801.312 - IEC Filter" [This link](https://www.mccdaq.com/pdfs/manuals/SC-1608.pdf) is one of the six daq boards installed. The Arduino's 33Hz pulse train output goes into one of the digital inputs of the DAQ. And the spike is causing the DAQ board upset. It is because if the Arduino output is not connected the DAQ does not get upset. The spike is generated when a device is switched in the same mains or a surge ect. So we are not sure how it is happening. The spike is observed by an oscilloscope both at power supplies and Arduino output. Use of an isolation transformer didn't help. So my aim is to eliminate this spike instead of finding the root cause since we couldn't. It is enough to eliminate the spike only between the Arduino output and the DAQ digital input. So how about filtering the Arduino output and using a Schmitt trigger?, I tried to simulate the spike and use an RC and a schmitt trigger with hysteresis as: [](https://i.sstatic.net/CV3MX.png) Signals at input, output and comparator's inverting and non-inverting terminals: [](https://i.sstatic.net/RL2UQ.png) I put R6 C5 to suppress the spike in the system to not to upset comparator, is that a fine way to filter the spike from Vcc? What do you think about the circuit? Any experience with such issues? I can provide more information if needed. **I would like to add one more point that the USB plug from the metal enclosure system is connected to a PC which is earth grounded: [](https://i.sstatic.net/BifH6.png)
Discussion:
Comment: Do you believe the EMI to be carried by conduction through the wiring or transmitted through the air as per radio interference? That will dictate whether an isolation transformer might work.
Comment: Device 1's DAQ was gettting upset time to time. Later on I have found out if a Device 2 is switched I get the same upset problem in Device 1. But there is no direct DC path between Device 1 and 2. Thts why i though the interference is propagating through the mains wires. Is there any possibility an isolation transformer mitigate a possible spike or interference if thats the case?
Comment: This 'enclosure', is it a grounded metal case? Is it possible to borrow a UPS from a PC nearby and check if the problem persists? The reason behind this question is that maybe Device 2 has such a high inrush current that this influences (through the common mains' impedance) the power supply of Device 1. Although this is a bit improbably given the SMPS in Device 1.
Comment: Is it really the DAQ that's upset rather than a ground common to both analog measurement wires and Device 2, and maybe others in the building, as you state such 'random' behaviour. Often the word 'random' is used in case of lack of proper knowledge and explanation (sometimes entropy is lower than we think). For instance, mains filters in Devices 2 and such like have capacitors between power line and ground, which could cause a current spike through ground the moment it's switched on. Any common grounding would then apparently 'upset' your DAQ.
Comment: … But rather it's an input voltage disturbance that the DAQ sees.
Comment: If you are adding to the detail of the problem you have in comments then please do not. Add that detail directly to the main body of the question and delete the comments as these will be superseded by you doing the correct thing.
Comment: have you checked all of your ground screws/clamps? I've seen similar on industrial machinery where we just needed to tighten 1 screw up and everything went away
Comment: @Thefoilist Yes that is checked several times.
Comment: You may attract more readers if you edit your question title to reflect what the topic is rather than "What could be causing this problem?"
Comment: A couple more details: Are the power supplies isolated from each other? What else is connected via USB? (USB can be a nightmare for instrumentation, you already have a ground loop there) I see the DAQ system has its reference inputs connected to a coax shield, are these grounded somewhere?
Comment: BNC connectors are used for diff analog inputs and BNC connector shields are not touching to the metal case i.e isolated by plastic washers. Besides what photos shows, an Arduino board is connected to the USB hub. I also tried an isolated USB hub but help. Im not sure whether the power supply grounds are ilsated from eachother.
Comment: @EdgarBrown When the Arduino output is conencte to the digital ground the DAQ gets upset with error. Can that be through USB hub and Arduino GND and DAQ's digital ground there is ground loop? If that is the case would an opto isolator between the Arduino and the digital input might help?
Comment: If that’s the case, I don’t see a ground connection from the DAQ board to whatever it’s measuring. Have you measured potentials between those grounds? Functional isolation can solve some nasty ground loop problems, but finding the source of the issue is always a much safer way to proceed.
Comment: @EdgarBrown Daq analog inputs are isolated with isolation modules and this issue happens even no inputs are coupled. I dont think I will ever find the source of the problem, tried almost everthing. But eliminating the spike going into the DAQ digital input from Arduino is enough for me. Either filtering or optocoupler. I dont know really. It might be a radiated interference and its beyond my capacity to stop it.
Comment: @EdgarBrown One more point the external USB is connect to a PC. Can that be the interference path is the external USB cable coming from the PC?
Comment: @Andyaka I tried to put now all the details in question.
Comment: See if you can power one of the devices with battery, direct with battery and linear supply if possible or with a UPS that you uncouple from mains for the test. This will eliminate the mains supply route.
Comment: @KalleMP I tried isolation transformer but not a UPS. But Im also recently suspicious of the external USB cable which is connected to a PC. If I fail all root cause findings, can a filter like I simulated in my question help?
Comment: If a spike is very narrow in time a RC filter may help. If a spike is low in amplitude (after filtering say) on a digital signal a Schmidt-trigger may suppress it due to the added hysteresis. Have you checked that your software is glitch free? Are there any dips in the DC supplies when the glitch occurs, could it be causing a controller peripheral circuit to misbehave?
Comment: One thing I notice is that PE is connected to the Chassis. Nothing wrong there, but you have to make sure that the GND of the HUB, Arduino, etc. are not connected to it, as you will effectively be shorting the secondary side Y Capacitor inside the power supplies.
Answer 1 (-1 votes):
I've noted that you never mentioned how many power drains device 1 and device 2, in that order of ideas I need to ask first if on the area surrounding there are more devices connected to that branch of AC mains, if there are more devices loadind the circuit/branch it could be happening that when you turn ON the device 2 it has an instant consumption in addition to the consumption of the other devices large enough for the DAQ to detect the instant disminution/change on the power supplied by the power supply (redundancy here) protecting itself and consequently restarting itself. In case of the DAQ doesn't restart itself it could be happening that the DAQ loses some internal electrical reference to realize good measurements but in any case the effect results the same: the DAQ gets upset. In that case you could try the same operation of start device 2 in the same AC mains where is device 1 but disconnecting the other devices which not need to be tested, if that doesn't works then connect device 1 or device 2 (or both) to other branch of AC mains where one of both are alone, or to a branch where the load is lower than the original branch. As last comment if there is a fluctuation on AC mains when you start device 2 it probably could be detected or measured with a multimeter set in max-min or by simply watching the screen, if the fluctuation is fast enough so it can not be detected with a multimeter then you'll need a load analizer capable of detecting fluctuations, if the problem is internal to device 1 then you'll need other method like a scope for checking power supervisors internal to device 1 or reference signals. I hope all this could help you.
Discussion on this answer:
Comment: Seeing the plot of the signals, if you see then the offset of the signals matchs with the logic levels of 3.3V aprox. so it appears to be I think you should power the arduino from a power source only for it. Right know I'm thinking that the spike is comming from the usb port of the hub
================================================================================
|
Discussion Chain ID: 405500
================================================================================
User asked: Reactive-Voltage (QV) Droop Curve and droop constant of Statcoms
I have a question about voltage droop curve of statcoms. I read many articles about it but I did not figure out how to calculate it and how to add droop curve in control systems. My system parameters in simulation: Statcom:Three Phase Two Level (50 Hz) Vsupply=400 V(L-L) Qstatcom=100 kVA in one module. According to my researches, The droop constant is added directly to control loop as feedback as shown in below. [](https://i.sstatic.net/qqsXv.png) But here; [](https://i.sstatic.net/gE6jJ.png) As I understand correctly It depends on Vmax,Vmin of supply and also droop constant can be set any value between 0-10 %. How can I find a right value of it? And what is the differences between these values? If you give an application example, I will be appriciate it. Thank you.
Answer 1 (1 votes):
> What are the differences between these values? \$V_{max}\$ and \$V_{min}\$ are primarily depend on the specification and capability of the STATCOM elements (i.e. converter, capacitor, insulation etc.) On the other hand, the droop is specified by the STATCOM operator where the main purpose of installing STATCOM may play the main role. A lot of research papers have been published to calculate the optimum droop (and other control parameters) for different purposes, for example [1](https://ieeexplore.ieee.org/stamp/stamp.jsp?arnumber=6740868) [2](https://ieeexplore.ieee.org/stamp/stamp.jsp?arnumber=6479716) [3](https://ieeexplore.ieee.org/stamp/stamp.jsp?tp=&arnumber=6140223) [4](http://www.scielo.org.mx/pdf/jart/v11n1/v11n1a13.pdf) [5](https://ac.els-cdn.com/S2212017315002741/1-s2.0-S2212017315002741-main.pdf?_tid=942a2320-462f-4269-b345-ea52fe9b8d62&acdnat=1541585181_bfd94da68b80d26234325e4aad093095). > How can I find a right value of it? The is no "right value" as such. You can take a value from literature and apply it if the aim of your work is just to implement STATCOM. However, if your aim is to optimally tune it, then you have to take a look at the research done in that area and see how you can develop it further. > **Edit** In the thesis [linked](https://dspace.cc.tut.fi/dpub/bitstream/handle/123456789/26576/Tanjimuddin.pdf?sequence=3&isAllowed=y) in the comment, they are not dealing with STATCOM, though the converter act almost the same. In the thesis, the main purpose of the converter controller is to deliver the active power from the source (solar, wind, battery .. etc.), while the rest of the margin that left from the converter capability is utilized to compensate reactive power (this margin is specified by power factor of converter (i.e. 0.99)). Now to your question `Is that correct way to do the calculation?`. I would say it is a logical way, but again not the optimum for other purposes. They are using a very simple principle where the converter should supply 1) All possible reactive power (\$PF_{max}=0.99\$) when the PCC voltage is at the minimum accepted value. 2) 0 reactive power when the PCC voltage is nominal. So each point of (1 and 2) gives two coordinates (voltage and reactive power). and the droop is the line linking between them.
Discussion on this answer:
Comment: Dear Hazem, thank you for your aswer. I will read documents which you sent. What is the advantages of using droop control against normal voltage control ? Let's say I did not use droop constant feedback path. I found an article about drop constant but It's a little bit different than here. Please check; [link] (https://dspace.cc.tut.fi/dpub/bitstream/handle/123456789/26576/Tanjimuddin.pdf?sequence=3&isAllowed;=y) at page 43,44 in Reactive power control part. The author found it as 0.000563 . Is that correct way the calculation ?
Comment: @Jamiryo check the edit.
================================================================================
|
Discussion Chain ID: 405499
================================================================================
User asked: Simple LED fade circuit
I've been looking for a simple LED fade in/fade out circuit when power is turned on/off for a 12 V LED. I have tried the following circuits but the problem is that I can't reach the full brightness of the LED that it reaches when simply connected to 12 V power supply. I think it is due to the resistor which connects the capacitor to VCC. It allows the capacitor to charge slowly and show fade in effect, but also limits the current and thus max output voltage. I have tried altering the component values but if I decrease the value of the resistor the fade in effect gets faster. Please help me with this. **EDIT :-** (Sorry for not mentioning these points before). 1) Don't worry about the fade in/ fade out time being same. I just need a good fade in effect and don't care about the fade out. **2) WHAT I NEED IS** \- I just need a circuit at the output of which the voltage goes from 0 to 12v when power is on and from 12 to 0v when power is off. Please suggest me a new circuit if this is not possible with the one below. Thanks... [simulate this circuit](/plugins/schematics?image=https%3a%2f%2fi.sstatic.net%2fITKYw.png) - Schematic created using [CircuitLab](https://www.circuitlab.com/)
Discussion:
Comment: increasing the capacitance will slow the circuit, so do that and reduce the resistor.
Comment: Note that you've typed 22OO instead of 2200 in your third diagram. If you do that in a simulator it may not work.
Comment: Since an RC performs an exponential curve and since human eyes are logarithmic in response, these may be good fits for each other -- if and only if you design something that is a voltage-controlled current source/sink for the LED. I don't see any such circuit in the responses so far, though I see plenty of ideas.
Comment: It is better to place the LED strip between 12 V and collector of Q1, not between emitter and ground.
Answer 1 (3 votes):
LED irradiance is a function of current, roughly speaking. LED illuminance is more like a logarithmic function of irradiance. So to achieve a roughly "linear" increase or decrease in perceived brightness, you will want the current in the LEDs to follow a rough approximation of the RC charging curve (which is exponential.) Unfortunately, just driving LEDs using an exponentially changing voltage doesn't do the trick. You may prefer to control the LED **_current_** as a **_function_** of the charging voltage. The following circuit will achieve this to a reasonable approximation: [simulate this circuit](/plugins/schematics?image=https%3a%2f%2fi.sstatic.net%2fGYXHy.png) - Schematic created using [CircuitLab](https://www.circuitlab.com/) The current mirror formed from \$Q_2\$ and \$Q_3\$ will operate reasonably well down into shallow saturation for \$Q_3\$. This means you can almost achieve the entire \$V_\text{CC}\$ voltage across your LEDs, less perhaps half a volt or so. And they will control the LED current the entire time, as well. \$Q_1\$ is working as an emitter follower. As the capacitor voltage rises, so also does the emitter -- in relatively close lock-step. This means that the voltage on \$C_1\$ sets the current in \$R_\text{SET}\$, as the collector of \$Q_2\$ will always be only about a diode drop above ground. The only trick in all this is that \$Q_1\$ requires a base recombination current to operate. This "drags" on the rising rate of \$C_1\$'s voltage and, likewise, accelerates the falling rate. However, this circuit uses only \$R_2\$ for charging but the sum of \$R_2+R_3\$ for discharging. The larger value of \$R_2+R_3\$ (which would otherwise appear to require a longer discharge time) is compensated by the recombination base current for \$Q_1\$, which also discharges \$C_1\$. So with a little bit of adjusting the ratio of these two resistors you can get approximately equal rise and fall times for the currents in the LEDs. $$R_\text{SET}=\frac{V_\text{CC}-\frac{I_\text{LED}\cdot R_2}{\beta}-1.5\:\text{V}}{I_\text{LED}}$$ If you are using a \$12\:\text{V}\$ supply and want a peak of about \$20\:\text{mA}\$ in the LEDs, then using the above circuit you'd get something like \$R_\text{SET}\approx 390\:\Omega\$ (assuming \$Q_1\$'s \$\beta\approx 240\$.) Of course, it might be less than that too but this gets a ballpark resistor value to start with, regardless. (With only \$5\:\text{V}\$, \$R_\text{SET}\approx 39\:\Omega\$.) Anyway, it's easy to try it out. So long as the LED current is modest (in the vicinity of \$20\:\text{mA}\$ or less) the dissipation in the three transistors should be within spec without the need for heat sinks. \$R_\text{SET}\$ should be at least \$\frac14\:\text{W}\$, though. Be sure to verify what I'm saying, by testing and feeling the change in temperature of all three BJTs and \$R_\text{SET}\$, though. Always verify and make adjustments where you feel better is needed.
Discussion on this answer:
Comment: Thanks for your answer. Please see the edits in my post, Can I replace 2N3904 with BC548 ?
Comment: @Electric_90 There is nothing particularly critical about the design. These are LEDs, not scientific instrumentation. Even the current mirror pair won't be perfect in reflecting the current accurately. But this isn't rocket science. The approach will get you close. And that's all you need. Worse, fixes to improve the accuracy would cost voltage overhead. And you've already complained about losing too much of that. So I think you'll be okay here.
Answer 2 (2 votes):
Firstly the warning: - > the problem is that I can't reach the full brightness of the led that it reaches when simply connected to 12v power supply Don't connect a standard LED directly to a voltage supply unless you want to risk breaking it - always use a current limiting resistor. Back to your schematic; you are using an emitter follower to drive several series LEDs and this naturally loses about 0.7 volts between input (base) and output (emitter) and this might explain some loss of brightness. To restore the current, try lowering the resistor in series with the LED string but heed the warning about it being a current limiting resistor and don't make it so low that you damage the LEDs. You are also using a potential divider to drive the base and this naturally reduces the base voltage and, in turn, this naturally reduces the emitter voltage. I would move R2 to the left of R1 and make it lower in value than R1. For instance, if R1 is 10 kohm then the newly positioned R2 should be about 1 kohm.
Discussion on this answer:
Comment: @Doodle when R2 moves to the new improved position you want its value to be a fraction of R1 so that charge and discharge rates are about the same.
Comment: @Doodle R2 needs to move right? You OK so far? It has to create a new discharge path without forming a potential divider right? So you put it where I said but, with its original value, the discharge time becomes double the charge time right? Are you with this and do you see where I'm going with this?
Comment: You have to use appropriately scaled resistors and, if the discharge is meant to be faster than the charge time then you use a diode across R1. If you don't understand this, please raise a formal question.
Comment: Thanks for your answer. Changing the position of R2 isn't helping, it is just generating excessive heat on R2 as it is directly connected from vcc to gnd.
Comment: @Andyaka, please see my edits in the post. Also, don't worry about the led being blowing up as the output load is capable of taking 12v. Ignore the resistor in series with led in circuit 1, I removed it and brightness is still low.
Comment: Show one circuit in your question that most resembles the circuit you have tried with the emitter follower. Don't post alternative untried circuits as these just confuse the question and lead to doubts. Anyone answering won't need examples of circuits. Be specific about the load and what current you want. Be clear about the power supply voltage and variations that it may be subject to.
Comment: I've tried all the circuits mentioned including the one you suggest but they didn't work. As I said in the edited post, Input = 12v/500ma, Output = 0 to 12v and 12 to 0v when power on/off, the current taken by load at peak brightness is 200ma.
Answer 3 (1 votes):
[simulate this circuit](/plugins/schematics?image=https%3a%2f%2fi.sstatic.net%2fTGycv.png) - Schematic created using [CircuitLab](https://www.circuitlab.com/) _Figure 1. Move R2 to position shown._ You can avoid the potential divider effect of your first circuit by moving R2 to the switch. It will then have no effect when SW1 is on but will provide a discharge path when SW1 is off. Its value could be about 1/10 that of R1 to keep the charge and discharge currents similar.
Discussion on this answer:
Comment: No, in fact I recommended that R2 = R1 / 10.
Comment: No. It assumes that R1 has some non-zero resistance that is causing a potential division which reduces the voltage at the base. My solution eliminates that.
Comment: Thanks for your answer. Changing the position of R2 isn't helping, it is just generating excessive heat on R2 as it is directly connected from vcc to gnd.
Comment: @Transistor, please see my edits in the post.
Answer 4 (0 votes):
Taking a look at your second circuit... [](https://i.sstatic.net/OkToj.png) As you can see on the traces in the image above, Q1 is never getting enough voltage to fully turn on. The red trace is at the switch, the green is in the centre of the resistor divider and the blue is at the base of the transistor. This simulation is with the switch being held on for 2s and then let go for 3s. Your resistors are too high value (and are in an unnecessarily complicated network). I'd try reducing the value of your resistors. The capacitor charge speed will be controlled using the [capacitor time constant equations](https://www.electronics-tutorials.ws/rc/rc_1.html), make sure you've taken a look and plugged the numbers you want into there. A larger capacitor will take longer to fully charge(with resistance being constant).
Discussion on this answer:
Comment: Thanks for your answer, Please see the edits in my post.
Answer 5 (0 votes):
Instead of using RC you could go PWM. Modern cars use PWM circuits to dim or fade interior and instrument lights. I have seen interior dome lights that fade up and fade down, theater style.
================================================================================
|
Discussion Chain ID: 405493
================================================================================
User asked: What is the purpose of the op-amp feedback circuit?
This is an existing circuit of buck regulator circuit I have been reviewing with.(Here I have not mentioned the part number of the due to the confidentiality issue) [](https://i.sstatic.net/vfxxl.png) Following is the screenshot of the feedback resistor design. [](https://i.sstatic.net/SStqa.png) Reference voltage of the buck regulator is 1 V and output is designed for 3.3 V . Feedback regulator resistors (51 kΩ , 22.1 kΩ) combination design I have reviewed and verified the values. Opamp feedback path and its functions are confusing sections for me. Following is my understanding, current feedback across the 100 Ω resistor is taken across to the amplifier input and voltage output comes in parallel with the feedback path ( 22.1 kΩ) through a buffer. Can anyone suggest the purpose of the opamp-feedback circuit? And what could be possible output voltages at the buffer (op-amp) output.
Discussion:
Comment: My first guess is that it's a current limiter. The right opamp measures the voltage across a \$100\Omega\$ resistor, amplifies it, and then pulls up the FB pin if it is too large. A large FB will make the regulator think that the output voltage is too high, causing it to source less current.
Comment: @SvenB, can you please just give a reference I can read to understand how buck will source less current?
Comment: I'd refer you to any introduction about buck regulators if you want to know how they can source less current. YouTube has video's explaining the principles.
Comment: 100Ω current sense resistor? You sure that's not a 1Ω or 0.1Ω? It should be. It looks like an attempt to regulate both voltage and current.
Comment: @Misunderstood, good catch. Initially there was a schematic error, Actually it is 0.1 Ω
Answer 1 (3 votes):
The OPAMP circuit does the current limiting. It is not a real current feedback, because the feedback path is alive only during over-current situation, and it can only reduce the output current. The first stage is a difference amplifier - other call it as differential amplifier as well, but the latter is used more broadly - what converts the differential voltage across the 100Ohm series resistor into a single-ended one, then another OPAMP buffers it and feeds this error voltage back to the FB pin, _if_ the diode opens. The diode rectifies this feedback, or with other words, it disconnects the OPAMP circuit from the FB pin under normal output current range. Not clear why is a zener diode drawn in the schematic. Any simple diode would do the job. Why is it a current limit? The converter will push current into the output as long as the voltage at the output does not reach the desired value, which is set by the feedback resistors and a voltage reference. Note that they can not reduce the output voltage by sucking current back from the load. In the latter case, they would be called a generator or a driver. The output voltage is reduced by the load itself. Once the voltage on the FB pin is greater than the reference, the regulator thinks that the output is already too high, and it will not increase the output voltage, hence the output current decreases.
Discussion on this answer:
Comment: From Ltspice simulation, it is noted that opamp feedback voltage after the buffer is equal to 936.84 mV at load current is 3.5 A. I was wondering how this can be calculated using equation, any suggestion? From the voltage drop across the 100 mΩ sense resistor at 3.5 A, it is noted that voltage to the amplifier input will be 350 mV. Using simple opamp equation Vin * ( 1 +R1/R2) = 350 * ( 1 + 22.4 kΩ / 22.4 kΩ) = 350*2 = 700 mV. Please suggest where am missing the point.
Comment: The opamp output voltage is Vo = Iload * 100mΩ (22.4kΩ/1kΩ). So, you will get 1V at (1V/22.4)/100mΩ = 0.446A
================================================================================
|
Discussion Chain ID: 405490
================================================================================
User asked: Grounding and Signal Integrity of my PCB Layout (ADC, SMPS, SD card, USB)
I am currently designing a battery monitoring system for an 8 cell lithium battery pack. I originally made the device using a STM32 dev board and breadboard, with an SD card to log data. The system was accurate to +/- 0.01V, but had huge amounts of noise coupled into the ADC readings when there was read/write activity on the SD card. My board is two layer due to cost constraints. I have managed to maintain pretty much a solid ground plane on the bottom layer. I identified the troublesome components (if not placed correctly) as the switching power supply, SD Card, USB and crystal oscillator. See schematic: I think my main doubts at the moment are grounding of the board as well as signal integrity for my analog readings. Please could guidance be given on this. SMPS - I am using a LMR23610 buck converter. I have followed the exact layout given in the datasheet. My only point of confusion was this in the datasheet: > Have a single point ground connection to the plane. The ground connections for the feedback and enable components should be routed to the ground plane. This prevents any switched or load currents from flowing in the analog ground traces. If not properly handled, poor grounding can result in degraded load regulation or erratic output voltage ripple behavior. I think it means there should be a local ground plane on the top layer around the entire converter, which should only be connected to the PCB wide ground plane at one point (probably through a via). TI has made a sample board for this chip, except they did not follow this advice, rather they had 4 x vias next to each of the grounds of the input and output capacitors. I have done this where applicable for my design. Does my SMPS layout look ok, and is this the correct thing to do? Power distribution - I wanted to disturb the bottom layer ground plane as less as possible, which caused quite a bit of difficulty in routing all the traces. In order to easily get the power traces connected I thought to just flood the whole top layer (apart from the SMPS region) with a polygon pour connected to 3.3V (buck converter output). I.e. There are two polygon pours in my top layer - A local GND for the SMPS and 3.3V output from the SMPS. Will this cause me any problems? I could have flooded it with GND instead, but I thought I could do all the GND connections with vias connected directly to my bottom layer. My final doubt is how I have connected the crystal oscillator. I have created a ground island around the crystal and load capacitors with three vias connecting to the solid ground plane below. Would this be Ok? It is connected like this [](https://i.sstatic.net/ezcFB.png) Also for the digital signal lines (SD Card, USB), I have made sure to not disturb the ground plane below as I know the return currents will flow below the signal traces. All traces are 10mil width. I have followed all decoupling advice given by ST for this MCU. Overall, is my layout Ok and there will not be any significant issues such as noisy readings on my ADC? I would readings of accuracy +/- 0.01V as I saw when I built this on a dev board. Any advice is appreciated as this is the second time I have made a PCB so I am a beginner. Schematic: [](https://i.sstatic.net/uTpgm.jpg) [](https://i.sstatic.net/khNrT.jpg) Board: Top Layer [](https://i.sstatic.net/Cg5fz.png) Top Layer Pour [](https://i.sstatic.net/7pAur.jpg) Bottom Layer [](https://i.sstatic.net/7FngI.png)
Discussion:
Comment: I would connect the GND vias directly to the bottom polygon without thermal reliefs unless you want high inductance and bad thermal properties on the heatsink of U14. You can set this up in the polygon connect style. Also the thermal reliefs in the GND connections of CN1 and C14 seem a bit thin.
Comment: The USB routing has not the correct impedance judging by the track width/space I can guess from your screenshot. You may also want some protection circuits on your inputs against ESD etc. Certainly, there would be much more to say, and if this is a commercial endeavor it may be worth to hire someone to make a product out of it.
Comment: Making sure that there is no active USB or FS data transfer, while doing conversion is easiest way to improve it, if you arent doing this already.
Comment: Thanks for letting me know about the thermal reliefs. I will fix this up now. About the USB, I had checked in the STM32 datasheet and it said there is no need for inline resistors as the USB controller inside the MCU takes care of this. I found this to be the case with the dev board, which also did not have any inline resistors. About ESD protection - I asked this a while ago, see https://electronics.stackexchange.com/questions/398533/is-the-esd-and-overvoltage-protection-for-my-adc-circuit-sufficient. I was told that my resistors and OPAMPs will take care of this. What do you think?
Comment: @Russell The answer concerning ESD you got seems about right. If you don't have any special requirements you should be fine. If you are planning on certifying this as a product, you may want to check the applicable standards. Concerning USB: I meant the differential trace impedance, not inline components. Concerning your measurement accuracy: With the voltage divider on the inputs and your reference voltage, +/- 10mV is about +/- 1LSB of the STM32 ADC. Due to the fact that battery voltage changes relatively slowly, you could implement additional noise-filtering/oversampling in software.
Comment: Ok, thanks for confirming. This is going to be installed as a product, however no certification needs to be met. It just needs to be easily manufactured. My mistake about USB, I will look into differential trace impedance. For the measurement, yes I am already over sampling in software, which is probably why I had my required accuracy. What do you think about the layout, especially the arrangement of the top layer pours? Do you think it will cause me problems?
Comment: Can you post a screenshot with the pour?
Comment: I have added this now
Comment: You should connect the pour directly on the terminals of the output caps. Now, the current of the whole system is flowing through the sensing line which is certainly no what you want. Maybe you could rotate the whole block by 90 deg CCW to achieve shorter connections.
Answer 1 (1 votes):
When it comes to noise, it would probably help to add a couple of 10uF ceramic capacitors in proximity of the opamps, as well as to the SD card. The SD Card will have quite fast transients during the R/W operations, which will transfer as noise along the 3V3. Additionally as you are measuring batteries, you can get rid of a lot of the noise in FW, as the changes in the values on the batteries are very slow. **EMC and ESD** If I understand correctly, this is going to be a product, and therefore it should comply to local emission regulations. The first things that I notice, are that you have no ESD protection on the SD card or the USB; I suggest adding some low capacitance TVS protection diodes on both power and data lines. The USB traces should be routed as 90 Ohm differential pairs; if you do this correctly, you will reduce the chance of reflections on these lines, and therefore conducted emissions. I suggest you download the excellent _PCB Toolkit_ from [saturnpcb.com](http://www.saturnpcb.com/pcb_toolkit/), it is a great tool, which has one function that will calculate for you the track impedance. It is not as good as the Polar tools, but it is free, and gets you what you need.
Discussion on this answer:
Comment: Thanks for your advice, should i add these 10uF caps to the VCC lines of the SD card and opamps? This is not going to be a consumer product. It is something one of that I am doing. I have already added protection on the USB (USB LC6 IC). I thought I would skip it on the SD card because most of time this won't be made contact with. Thank you for letting me know about that tool. I will ensure that the impedance are correct.
Comment: Yes, the capacitors must be as close as possible to the opamps and to the SD card connector.
Comment: I have just used this calculator online - https://www.eeweb.com/tools/edge-coupled-microstrip-impedance. For 2 layer board my inputs were T = 1 oz/ft^2, H1 = 1.6mm, W = 45mil , S = 6mil(minimum from pcb manfuacturer), Er assumed = 4.5. This gave me 87.9R diff impedance. But the trace width is so thick? I can't even connect a trace this thick to the MCU pins, so what would be the best thing to do here?
Comment: I would recommend using 47mils track, and 7 mils gap, as it will give you a 90 Ohm Z Diff. The fan out from the connector and into the MCU will have to be as wide you can get them, and then transition to the values mentioned above. This is common practice, and although it is not ideal, the impedance mismatch is only for a short stretch. If you are not stuck with that board thickness, most Chinese will allow you to choose 1mm thick board at no extra cost. With that board thickness, the track would be 30 mils and gap 7mils
================================================================================
|
Discussion Chain ID: 701436
================================================================================
User asked: IC thermal pad: Duplicate zone in inner layers also?
# Question For a passively-cooled portable device (fanless, ambient cooling), what are typical methods to supplement the thermal pad of an IC to mitigate device temperature rise, (beyond efficient operation of the device)? ## Presumed Focus Areas [Modified By Feedback Below] * Will increasing the surface area of the back-layer pad (without proportionally increasing the surface area of the front layer pad or proportionally adding thermal vias) improve thermal conditions? (Increasing the surface area of the front-layer pad is precluded by the density of the traces and vias from the surrounding pins.) **Yes.** * For a (many) multilayer board, will replicating the front-layer pad on the internal layers beneath it and the back-layer pad further improve thermal conditions? These pads do not connect to larger area planes (if they did; they would definitely be beneficial). # Example TI's [`RRF`](https://www.ti.com/packaging/docs/searchproductbypackage.tsp?orderablePartNumber=&packageDesignator=RRF&pinCount=76&results=results#resultspage) package (depicted below; VQFN, 76 pins) calls for a thermal pad and thermal vias beneath its body, on the front-layer of the board. Further beneath that, the back-layer of the board should have an identical pad which receives the thermal vias (via solid connections). * Replicate this thermal pad on all internal layers to supplement the back-layer pad? [](https://i.sstatic.net/CsZNe.png) # Metainformation **Linked questions** * [IC thermal pad: Place heat sink directly over back-layer thermal pad and thermal vias](https://electronics.stackexchange.com/questions/701437/ic-thermal-pad-place-heat-sink-directly-over-bottom-side-thermal-pad-thermal)
Answer 1 (2 votes):
An interesting [article](https://www.edn.com/pcb-design-a-close-look-at-facts-and-myths-about-thermal-vias/), by Douglas Brooks and Johannes Adam, about modeling thermal vias concludes that copper area is the most helpful in removing heat. Number of thermal vias is of little benefit as can be seen in Figure 2 from the article which is shown below. [](https://i.sstatic.net/qOidw.png) This is for a 1.6 mm thick FR4 board measuring 100 mm on a side, heated area which is the same size as the 25 x 25 mm2 small plane, large plane is the size of the board. Via diameter is 0.3 mm (apx 12 mil) filled with solid copper. Near plane is 300 um (apx 12 mil) below the surface. Hence, having a large plane is very beneficial for thermal considerations.
Discussion on this answer:
Comment: Where is the ultimate heat sink in this design? Is it air being blown over the board? Edge cooled?
Comment: @SteveSh naturally cooled to surrounding air, no forced air cooling. There is the 20° heat sink simulation which places a heatsink on the backside of the board. Read the article, it's interesting.
Comment: Interesting article, one I hadn't seen. As a counter example, one of our recent designs, a SMPS 10 layer SMT board with 2 oz copper layers, the thermal analysis showed the need for thermal vias under many of the power FETs.
Comment: Per the link, the copper-connected copper plane on the back-layer will be an improvement; marginal if the same size as the IC and much improved if much larger. What is less clear is whether supplementing the back layer pad of any size with front-layer-sized copper pads on the internal layers between the front-layer pad and back-layer pad would be at all beneficial.
Comment: (For clarity, these front-layer sized pads on the internal layers would not connect to a greater internal-layer plane.)
================================================================================
|
Discussion Chain ID: 405487
================================================================================
User asked: A simple circuit to turn on door LED when someone visit me
I want a simple circuit do an alarm light that tell me someone visited me. When someone visits me and in the case no one answer the door, I want to know that. So I want a press button switch outside the door that will turn on a LED inside the house and will not turn off until I reset it inside the house. How simple that can be done? Best to make use of my existing rechargeable USB battery that is used for phones.
Discussion:
Comment: Is that your question - "How simple that can be done?"
Comment: if the button also operates the door bell we need to understand your doorbell before we can make a detailed suggestion.
Comment: no need for a door bell. Just keep light up the LED so I know someone visited me before.
Comment: want the simplest way. Is this circuit hard to do so?
Comment: I already have a door bell purchased. I want them separated. But if it is simple enough to wire it together. That will also be useful. In this case, you can simply answer the separate case that is already useful.
Answer 1 (0 votes):
What you are looking for is called a [latch](https://en.wikipedia.org/wiki/Flip-flop_\(electronics\)). Before you get there through, break down your project into smaller parts. Start by learning how to turn on an LED using a button to activate a mosfet. Then add the latch. And finally a battery (don't recommend using rechargeable one for safety).
Discussion on this answer:
Comment: Good point by @Doodle. Also remember to use a current limiting resistor for your LED.
Comment: Why not rechargeable battery, it now can be used to light up a USB LED after inserting into it. Its output is typically 3.7V
Comment: So it is just a circuit including the followings:- battery source, IC, limiting resistor, a push button and and a on/off switch(inside house to reset) and a LED. And that is "done"???
Comment: I will use portable rechargeable battery, that has a enclosure itself. Not that inside the phone. Also, it will last long enough as it will not be switched on most of the time.
Comment: So using 2 IC is the simplest way?
Comment: I think a on-off switch is better , when off, there is no power and it is reset. Then I set it ON again and it wait for someone to press the push button. It saves one IC ?
================================================================================
|
Discussion Chain ID: 405485
================================================================================
User asked: How to drive 4-pin fan
I've been attempting to get [this](https://www.newegg.com/Product/Product.aspx?Item=1YF-002Z-00017) 4-pin brushless dc pc fan working for some time now. It has a red (+) black (-) blue (PWM in) and yellow (tachometer out). I only want this fan running at maximum speed and I have seen people run these, like in [this video](https://www.youtube.com/watch?v=gKHww3qJbs8) without the PWM blue wire. However, they are still using the tachometer output, which I think it unrelated... I still cannot get it working. I think I've tried any combination of wires connected to either + or ground. **_Any ideas?_**
Discussion:
Comment: What voltages are you using? It is quite possible the power is drawn from 12V, and the control PWM signal is at 3.3V or 5V. If you have applied the 12V at the control wire it is quite possible you have damaged the fan's control circuitry.
Answer 1 (1 votes):
Connect +12V to red and 0V to black leave the other wires unconnected. If that doesn't work the fan is busted. This is based on the assumption that this similar to the AFB series fans. (and every other common 12V tacho/pwm fan), I could't locate the AFC series on the Delta electronics web-site. [some of their other fans](http://www.delta-fan.com/Download/Spec/AFC0912D-AF00.pdf) have blue as tachometer out and yellow as pwm in.
Discussion on this answer:
Comment: Yeah doing that results in a short jolt and nothing much else. I would try spinning it but I don't want to push reverse polarity into my switch mode psu. Is a switchmode psu good for this?
Comment: I'd guess that you burnt out the mosfet that switches magnetic field while you were experimenting, eg: connecting blue to +12 would do that.
Comment: Yeah that could have happened, but I'm pretty sure I tried only red and black first. I suspect that it may have also been broken before I used it
================================================================================
|
Discussion Chain ID: 405481
================================================================================
User asked: With this MOSFET driver IC, is the output voltage range 0 to Vin or 0 to Vcc?
I am using this driver IC, [ZXGD3005E6TA](https://www.mouser.com/datasheet/2/115/ZXGD3005E6-95719.pdf). I am using a Pi as my controller, which has an output of 3.3V. The Vcc of my system is 12V. I cannot determine if the IC will output the 12V when I supply 3.3V at the Vin pin or if it will only match the Vin and output 3.3V on the source pin - while still providing higher current. How will this IC actually behave?
Discussion:
Comment: 0..Vcc -> Vin is just a signal
Comment: Thanks, if that is the case I was not able to find on the datasheet what the threshold voltage for Vin is. Will the 3.3V from the Pi be enough to trigger the source to 12V?
Answer 1 (1 votes):
Nope. It wouldn't work as the driver needs Vcc-0,8 before it switches. You can use the MCP1406/07 as it is much more versatile. Remember when you're using a MOSFET driver, that you must place a decoupling capacitor between Vdd and GND (the MCP1407 has two Vdd pins) and a low ESR 0.1 uF electrolyt capacitor between Vdd and GND, to deliver the charge quickly. On the input place a pulldown resistor. :)
Discussion on this answer:
Comment: I believe that info on the table indicates that when Vin = Vcc that the output voltage will typically be Vcc-0.8. Not that the triggering voltage is Vcc-0.8. Similarly that the output voltage when low will be at most Vee+0.5. I will look at that other driver and see if it may work better for my application. Thank you.
Comment: The datasheet for the ZXGD3005E6TA is very hard to decode. I tried looking for a PSpice model without any luck. :)
Comment: I looked at MCP1407 and decided to use it for my design. The datasheet is much more detailed and clearly works with TTL level input. Thanks again.
================================================================================
|
Discussion Chain ID: 405479
================================================================================
User asked: Audio Frequency Response Offset in dB
Say I have some audio device with the following absolute frequency response: [](https://i.sstatic.net/PdYCW.jpg) I want to shift the curve up, so that the 1kHz point is the 0dB point, and everything else is relative to this point. Am I correct, that I cannot simply add 0.35dB to the entire curve, but need to compute back to Vout from: dB = 20log(Vout/Vin) add whatever voltage is necessary to the initial Vout to make the 1kHz point 0dB (we'll call this added voltage "curve offset voltage"), then offset all of the Vout values across the measurement range with that same curve offset voltage to obtain the frequency response relative to 1kHz? Initially I just added +0.35dB to the entire curve but after thinking about it, I don't think that makes sense, since it would be changing the output magnitudes at each frequency exponentially.
Discussion:
Comment: Just adding to it is perfectly correct. You cannot simply add something to each voltage level. You must multiply them by some factor. Adding logarithms is the same as multiplying. That's how sliderules work. And analog multipliers.
Answer 1 (1 votes):
> ... add whatever Vout is necessary to make the 1kHz point 0dB, then offset all of the Vout values across the measurement range with that same "offset" voltage to obtain the frequency response relative to 1kHz? You will make the +0.35 dB adjustment by _amplifying_ the signal by +0.35 dB and not by adding an "offset" voltage. This will raise the whole curve by +0.35 dB. > Initially I just added +0.35dB to the entire curve but after thinking about it, I don't think that makes sense, since it would be changing the output magnitudes at each frequency exponentially. Not exponentially. "Ratiometrically" would be a better description. That's what most amplifiers or attenuators are designed to do. Think of a potentiometer in a volume control application, for example. It attenuates by a fixed ratio across the full spectrum (ignoring any parasitic capacitance). One of the handy features of using decibels is that we can just add them rather than multiplying ratios and, for audio work, it gives a linear value which is a good approximation to the ears' perceived volume. For example, if we had a -3 dB attenuator followed by a +5 dB amplifier and a -9 dB attenuator we can get the full circuit gain as -3 + 5 -9 = -7 dB.
================================================================================
|
Discussion Chain ID: 405477
================================================================================
User asked: Typical application for FAN5333B
I have an issue regarding the typical application for [FAN5333B LED driver](https://cdn-shop.adafruit.com/datasheets/FAN5333.pdf). According to the spec, SW output can achieve 30V to GND. Can this influence the input voltage which is typically about 5V ? Both point are directly connected for DC.
Answer 1 (0 votes):
The FAN5333B is a [boost converter](https://en.wikipedia.org/wiki/Boost_converter). [](https://i.sstatic.net/K8mbE.png) It pulsates current trough the SW pin and uses the magnetic field in the inductor when SW is off to boost the voltage. It specifies a typical Vout of 30V, which is after the diode. The switch pin is allowed to go up to 35V, which it will. Since the SW voltage will pulsate. This does not have an effect on Vin, except that the circuit draws high current in short pulses. It has a 1.5MHz Switching Frequency, which requires tight board design. _ps: if you have not used buck or boost converters before, I suggest using a lower frequency to increase your success._
Discussion on this answer:
Comment: hopefully it would mostly run in continuous current mode and not draw short pulses at the input. - see startup graph on datasheet page 6
Comment: @Jasen That is the effect of the input capacitors. Is has to keep switching, otherwise Vout will be Vin.
Comment: @Jeroen3 thanks for the answer but Vin and SW are connected physically in one point. how is that possible for the voltage to be 5V and 30V at the same point? Inductance has extremely low resistance to DC.
Comment: @hanni76 When the FET inside SW shorts it to ground, current flows trough the inductor. When the FET opens, the current in the inductor continues flowing, since (very simply put) inductors resist change in current. This current goes to the diode and the load. Ohms law of current and load resistance defines the voltage. This is how boost converters work.
Comment: @Jeroen3 continuous current mode does not preclude switching, it just means the switch closes before current stops flowing in the inductor
Comment: Consider a premade switch mode power supply module or a lower frequency controller, since it seems like you're new to this I fear you will not be successful implementing this chip.
================================================================================
|
Discussion Chain ID: 405474
================================================================================
User asked: Inductor current
Posting from my phone so pardon the terrible pictures. I am reading Daniel Hart’s “Power Electronics” I am still in school so my math skills are in the works and I have not seen everything I need to see. I do not know what the symbol of integration here is... what are they integrating with respect to if not time?? what is that upside down y symbol called and why is it used here? Perhaps it is something simple but I have never seen that and it threw me off. [](https://i.sstatic.net/6wlJG.jpg) Furthermore down the page: why are they using Vcc/L for current through the inductor? When the formula calls for V/R [](https://i.sstatic.net/sg68A.jpg) [](https://i.sstatic.net/KOmzE.jpg)
Discussion:
Comment: Regarding your first image, the integral is from 0 to t, and you can't use the end or start variable (as t is in this case) as "dt". So they use another "dummy-variable" in t's place in the functions. - In case you feel that I'm just mumbling, understand that \$\int_a^bf(x)dx\$ is **equivalent** to \$\int_a^bf(r)dr\$
Comment: It would have been better had they used the Greek symbol for 't', tau (\$\tau\$), instead of the Greek lambda (\$\lambda\$).
Comment: @Sparky256 Author stated he is still in school. I assume that means he _is_ still reading, but hasn't encountered 'everything' yet.
Comment: It's not actually \$\frac{V_{CC}}{L}\$ that they use, but rather \$\frac{V_{CC}t}{L}\$. That is because they 'took' (colloquial for: calculated) the integral \$ \frac{1}{L}\int_0^tV_{CC}(\tau)d\tau = \frac{1}{L}\int_0^tV_{CC}d\tau = \frac{1}{L}V_{CC}\int_0^td\tau = \frac{1}{L}V_{CC}t = \frac{V_{CC}t}{L} \$. This is when the switching MOSFET is on, forcing the voltage over the inductor \$L\$ to be \$V_{CC}\$, a constant voltage which is independent of time t.
Comment: The inductor is considered here to be 'ideal', with zero resistance (\$R=0\$), so the formula for the inductor actually isn't \$I=V/R\$ but, as you know, \$ I = \frac{1}{L}\int_0^tV(\tau)d\tau \$.
Answer 1 (3 votes):
The integration $$ i_L(t) = \frac{1}{L}\int_0^tv_L(\lambda)d\lambda + i_L(0) $$ uses the Greek letter lambda to avoid another \$t\$ within the integral, _but it is still time_. You can choose whatever letter you want really, my references typically used the letter \$u\$: $$ i_L(t) = \frac{1}{L}\int_0^tv_L(u)du + i_L(0) $$ which is equivalent to the previous equation. > why are they using Vcc/L for current through the inductor? The integral is the _accumulated sum_ , or the _area_ under the curve that you want to integrate. It is the reverse operation of taking a derivative, which calculates the _slope_ of a curve. In the reference example, the author indicates that the voltage across the inductor is _constant_ , or \$v_L(t) = V_{CC}\$. So this means that the integral can be calculated: $$\begin{align} i_L(t) &= \frac{1}{L}\int_0^t V_{CC}d\lambda + i_L(0) \\\ &= \frac{V_{CC}}{L}\int_0^t 1\cdot d\lambda \end{align}$$ The last integral is the _area_ under a constant value, which is the area of a rectangle with height \$1\$ and width \$t\$ (\$\lambda\$ goes from \$0\$ to \$t\$), which means that $$ i_L(t) = \frac{V_{CC}}{L} \int_0^t 1\cdot d\lambda = \frac{V_{CC}}{L}\cdot t $$ Like shown in the book.
================================================================================
|
Discussion Chain ID: 405466
================================================================================
User asked: EagleCad Warning errors
Is it normal for me to be getting these warnings when I changed the names of the wires? [](https://i.sstatic.net/PeMUs.png)
Answer 1 (1 votes):
From what I can tell, it appears that a pin on many of your parts is designated to be a POWER connection. This means that Eagle expects that pin to be connected to a Vcc from the supply1 or supply2 library. If you are connecting power manually using a net not connected to Vcc, then Eagle will give you these errors as the expected POWER connection is not present. It's just a safety check. In industry you would probably want to designate things properly and connect things according to specifications. In my board I sometimes have nets named 5V, 12V, etc.. and sometimes get these errors as the ICs are not connected to a Vcc (strictly speaking).
Discussion on this answer:
Comment: Except it does not make sense to connect power to 7 segment driver output. Looks like a poorly made symbol to me.
Comment: "Eagle expects that pin to be connected to a Vcc from the supply1 or supply2 library" - there isn't anything special about those two libraries. Eagle is expecting power pins to be connected to a net with the same name as the pin (e.g. if the power pin is called Vcc, it expects it to be on a net called Vcc). Those sorts of warnings should be simply checked through (make sure the power pins are on the right nets) and approved.
Answer 2 (0 votes):
Basically pins in eagle schematic symbols can have different types (e.g. Input [`in`], Output [`out`], Power [`pwr`], etc.). Any pin that has a type of Power, Eagle is expecting to be connected to a net with the same name as the pin (e.g. if the power pin is called Vcc, it expects it to be on a net called Vcc). If it is not, you will get a warning to let you know. These should be simply checked through (make sure the power pins are on the right nets) and approved. **However** , `power` pins should only be used for power connections (e.g. VCC, GND, 5V, etc.). The fact that you are getting these warnings for the pins of your 7-segment display means that the symbol was not made correctly. Personally, I would edit the symbol and change the type to either passive [`pas`] or bidirectional [`io`].
================================================================================
|
Discussion Chain ID: 405465
================================================================================
User asked: USB UART Bridge with capability of handling fast charge VBus
I am trying to design a charging circuit which support QuickCharge but also I want to add USB-UART bridge to communicate with on board MCU. How can I establish voltage level safe communication through UART bridge while VBus level is controlled by fast charge IC? What I mean, VBus would be get higher as 20V. Generally found USB-UART bridges are just handling 5V max. Lets look CP2102. This IC has actually self-powered configuration through Vdd but that still needs to be connected to VBus with threshold 5V. There should be some simple solution I could not think.
Discussion:
Comment: The simple solution may very well be to not mix fast charger capability with a USB comms capability. It would seem that your not being sure of how to handle the situation suggests that you should leave well enough alone.
Comment: Would a 5-V voltage regulator work for you? What kind of reference designs are available from QC control ICs manufacturers to guide you?
Comment: only 3.3V is needed for the UART beridge, perhaps there's an LDO regulator that can handle 20V in
Comment: what sort of USB-UART bridge is capable of also negotiating fast charge?
Comment: @Jasen, USB-UART bridges don't negotiate QuickCharge, true, but power circuits around it can. However, there seems to be one little problem with QC: it uses DC levels on USB data lines to negotiate fast charge, and gets disabled if you need to use USB for data transfer. I have found no indication that QC and data sync can work simultaneously. I would be glad to hear otherwise.
Comment: I am doing something similar. It is difficult to separate the D+/D- from the charging circuit because in USB2.0 those are used to set charging limits. Quick charge may use those and a combination of other things. Also, the ADP protocol will play with the VBus voltage to ensure the connection is still there. So you cant just run your data lines to component A and run your power to component B. In the end you will either have to formulate a type of Quick Charge hub or you can implement a Charge Through Device. Unfortunately I am working on USBC PD charging so I can't point you to 2.0Stuff
Answer 1 (1 votes):
You should use a USB 3 PD controller (sink role). These devices pass the D+ and D- while implementing the power levels negotiations with the host.
Answer 2 (0 votes):
power the UART from the battery.
Discussion on this answer:
Comment: how is it not a solution?
Comment: Sorry my mistake; deleted the automatic remark.
Comment: Would it be a problem to connect all data lines then? USB-UART Bridge would be CP2102 and quick charge IC is CHY103D.
Comment: CHY103 goes inside the charger, what do you have inside the device to call for fast charge?
Comment: CHY103 makes it fast charger by communicating with the connected device through data lines. Voltage feedback network is controlled by it.
Comment: but yes, best solution could be the powering uart bridge from circuit side. i will give it a try and write result after prototype
Comment: @meakcey, The CHY103 is a **charger-side** IC, it PROVIDES switching to fast charging modes. What is your DEVICE_SIDE IC? The one that initiates the QC protocol?
================================================================================
|
Discussion Chain ID: 405462
================================================================================
User asked: Using Atmel Studio 7 to program Arduino Uno
**I will like to use AS7 IDE to program the Arduino board, for start Im using Arduino UNO with ATMEGA328P-PU chip. Im using Windows 10 professional** First I used the Arduino IDE in order to run/confirm this simple program that blinks the orange LED (pin 13) in a Fibonacci pattern up to Fib 100. The program uploads & works fine using Arduino IDE. **Arduino code:** void setup() { // put your setup code here, to run once: pinMode(13,OUTPUT); } void loop() { // put your main code here, to run repeatedly: int i = 0; int n =100; int t1 = 0; int t2 = 1; int numberOnOff; for ( i = 1; i<=n; i++) { numberOnOff = t1 + t2; t1 = t2; t2 = numberOnOff; delay(3000); int counter = 0; while (counter < numberOnOff) { onOff(); counter++; } } } void onOff() { digitalWrite(13,HIGH); delay(1000); digitalWrite(13,LOW); delay(1000); } **Then I migrated to AS7 IDE & used this video tutorial :** <https://www.youtube.com/watch?v=zEbSQaQJvHI> step 1) I copied the Arduino upload command & formatted it: C:\Program Files\WindowsApps\ArduinoLLC.ArduinoIDE_1.8.15.0_x86__mdqgnx93n4wtt\hardware\tools\avr\bin\avrdude.exe -C"C:\Program Files\WindowsApps\ArduinoLLC.ArduinoIDE_1.8.15.0_x86__mdqgnx93n4wtt\hardware\tools\avr\etc\avrdude.conf" -v -patmega328p -carduino -PCOM6 -b115200 -D -Uflash:w:"$(ProjectDir)Debug\$(TargetName).hex":i step 2) I navigated to AS7 "Tools" menu, then "External Tools", then created a build tool titled using copied paths from step 1 "Arduino_via_bootloader": I set the value of Command = C:\Program Files\WindowsApps\ArduinoLLC.ArduinoIDE_1.8.15.0_x86__mdqgnx93n4wtt\hardware\tools\avr\bin\avrdude.exe And the value of Arguments = -C"C:\Program Files\WindowsApps\ArduinoLLC.ArduinoIDE_1.8.15.0_x86__mdqgnx93n4wtt\hardware\tools\avr\etc\avrdude.conf" -v -patmega328p -carduino -PCOM6 -b115200 -D -Uflash:w:"$(ProjectDir)Debug\$(TargetName).hex":i [](https://i.sstatic.net/DVAq1.png) Clicked OK & apply. **step 3) Then I modified my C code (main.c) :** /* * Arduino2.c * * Created: 11/6/2018 5:48:19 PM * Author : cyber101 */ #define F_CPU 16000000 #include <avr/io.h> #include <util/delay.h> void loop(); void onOff(); int main(void) { /* Replace with your application code */ while (1) { loop(); } } void loop() { // put your main code here, to run repeatedly: int i = 0; int n =100; int t1 = 0; int t2 = 1; int numberOnOff; for ( i = 1; i<=n; i++) { numberOnOff = t1 + t2; t1 = t2; t2 = numberOnOff*3; _delay_ms(3000); int counter = 0; while (counter < numberOnOff) { onOff(); counter++; } } } void onOff() { /* Insert application code here, after the board has been initialized. */ PORTB |= 0B00100000; _delay_ms(1000); PORTB &= 0B11011111; _delay_ms(1000); } step 4) I Build the project & got success: Done executing task "RunCompilerTask". Using "RunOutputFileVerifyTask" task from assembly "C:\Program Files (x86)\Atmel\Studio\7.0\Extensions\Application\AvrGCC.dll". Task "RunOutputFileVerifyTask" Program Memory Usage : 308 bytes 0.9 % Full Data Memory Usage : 0 bytes 0.0 % Full Done executing task "RunOutputFileVerifyTask". Done building target "CoreBuild" in project "Arduino2.cproj". Target "PostBuildEvent" skipped, due to false condition; ('$(PostBuildEvent)' != '') was evaluated as ('' != ''). Target "Build" in file "C:\Program Files (x86)\Atmel\Studio\7.0\Vs\Avr.common.targets" from project "c:\users\anaim\Documents\Atmel Studio\7.0\Arduino2\Arduino2\Arduino2.cproj" (entry point): Done building target "Build" in project "Arduino2.cproj". Done building project "Arduino2.cproj". Build succeeded. ========== Build: 1 succeeded or up-to-date, 0 failed, 0 skipped ========== **step 5) Finally, I navigated to the "Tools" menu & selected my custom build "Arduino_via_bootloader". However nothing happens, AS7 Output console is empty to messages, no errors, no feedback? And the board is not blinking. How can fix this build process???** Thanks a million.
Answer 1 (3 votes):
I successfully use a different approach for getting AtmelStudio to program a device with a bootloader, and that is to use the "Custom Programming Tool". In the "Solution Explorer" window, right-click on your project and select "Properties". This should open a tab with various settings like Build, Toolchain, etc. On this tab you will find a section called "Tool" as pictured below. [](https://i.sstatic.net/YnjUt.png) There is a drop-down menu on the Tool section called "Selected debugger/programmer", and from this you can select "Custom Programming Tool" as the option. [](https://i.sstatic.net/hNpiY.png) This should bring up a text filed called "Custom programming tool -> Command:", in which you can enter a command/program to be run. [](https://i.sstatic.net/gddpa.png) Enter the following command: "<path\to>\avrdudeStdout.bat" "<path\to\avrdude>\bin\avrdude.exe" "<path\to\avrdude>\etc\avrdude.conf" "COM6" "arduino" "115200" "$(OutputDirectory)\$(OutputFileName).hex" $(avrdevice) You should change the command to suit your needs. The following should be changed: * `"<path\to>\avrdudeStdout.bat"` \- the location of the batch file explained later in this answer * `"<path\to\avrdude>\bin\avrdude.exe"` \- the location of your avrdude.exe * `"<path\to\avrdude>\etc\avrdude.conf"` \- the location of your avrdude.conf * `"COM6"` \- which COM port you are using * `"arduino"` \- which programmer you are using (e.g. "arduino" for Arduino bootloader * `"115200"` \- which baud rate to use Don't change anything else, especially things in `$()` \- these are automatically calculated by AtmelStudio! Finally, you will need to save the following into a file called `avrdudeStdout.bat`, which you can either put in your AS7 project directory, or with the avrdude.exe file. @echo off set avrdude=%~1 set conf=%~2 set port=%~3 set prog=%~4 set baud=%~5 set hexfile=%~6 set device=%~7 echo Running AVRDude With Command: echo "%avrdude%" -C"%conf%" -p%device% -c%prog% -b%baud% -D -v -Uflash:w:"%hexfile%":i -P%port% 2>&1 "%avrdude%" -C"%conf%" -p%device% -c%prog% -b%baud% -D -v -Uflash:w:"%hexfile%":i -P%port% 2>&1 The batch file is necessary to stop AS7 from saying there was a programming error ([see here](https://electronics.stackexchange.com/questions/318211/atmel-studio-7-custom-build-tool-output) if you want more details as to why). * * * Once the custom programming tool is set up, programming your Arduino is a simple case of pressing the green "Play" button on the main toolbar (or from the menu, select "Debug->Start Without Debugging (Ctrl+Alt+F5)".
Answer 2 (1 votes):
Check the "avrdude.exe" and "avrdude.conf" location installation, which I used the Microsoft Store to install the Arduino IDE. When executing the "avrdude.exe" on the command line, there is an "Access Denied" error, that is the reason why there is no Output on the Atmel Studio. The solution I did was to copy the "avrdude.exe" and "avrdude.conf" to another folder, say on the "Atmel Studio" installation folder. Change then the Command and Arguments on the "External Tools" to use the copied avr files.
================================================================================
|
Subsets and Splits
No community queries yet
The top public SQL queries from the community will appear here once available.