text
stringlengths
334
1.17M
Discussion Chain ID: 405172 ================================================================================ User asked: Setup and Hold Time: A general method to find whether a block satisfies the constraints How to determine whether setup and hold time constrains are satisfied in a digital block? I encountered a question on the same, and it would be really helpful to know a general way to determine the same. [](https://i.sstatic.net/fYvCa.png) Discussion: Comment: Perform Worst-Case Analysis (WCA) for both. Analyze slack in the paths, data versus clock arrival. Search and explore "ASIC Static Timing Analysis" Comment: How to find the clock period though in this case? Comment: It might expect your answer to be in the form of LTE to a given frequency, and/or offset, for no violations(?) Maybe this example will help: https://vlsiuniverse.blogspot.com/2016/10/maximum-frequency-setup-hold-example.html you should be able to find several other examples too Comment: Okay. Thanks. Can you please just tell me one additional thing: as per this logic, the frequency of the arrangement should be the inverse of (2+11+2+9+2) ns. Is it right? Comment: yep... frequency, by definition, is 1/(time). Certainly you knew this already, given what you are working on(?) Timing "bites" even the most seasoned engineers, so be slow and deliberate in your calculations and draw it out if you need, each element on a separate line so you can see the delays and decide if it makes sense. Answer 1 (-1 votes): ummm... Did you get that from a website, or do you have a (possibly lazy) professor that copied it (exactly) and gave it to you otherwise? Ha, either way, your answer is right here... check your work with it, or at least make sure you understand it: <http://www.vlsi-expert.com/2011/05/example-of-setup-and-hold-time-static.html> ================================================================================
Discussion Chain ID: 701400 ================================================================================ User asked: Power over coax circuit clarification needed The below image is taken from [DS90UB913A-CXEVM Serializer Board Schematic](https://www.ti.com/lit/ug/snlu135b/snlu135b.pdf). T he complete schematic is on page 21. The PoC network is enclosed in an orange box. You can see that two resistors (R28,R71) are connected in parallel with inductors. They are used to lower the Q. I have some questions regarding this circuit. 1. How do R28 and R71 reduce the Q? 2. How should I design the PoC network? 3. Do we need 50 Ohm connectors for DOUT0+ and DOUT0- [](https://i.sstatic.net/BCmCH.png) Answer 1 (2 votes): Given the presence of the two 1000 ohm resistors (yellow boxes) in the supply feed (R29 and L4): - [](https://i.sstatic.net/SRO0U.png) ………I think it's fairly irrelevant having resistors in parallel with L10 and L2 but, they will reduce the Q of the inductors because you can **transform** a parallel RL to a series RL if you know the operating frequency at which they are to be used: - [](https://i.sstatic.net/cb99F.png) Image from [here](https://www.emcourse.com/converting-parallel-rl-circuits-their-easier-work-series-equivalents.html). And, once you have the equivalent series circuit, it's easy to see how Q is reduced. Fairly irrelevant for your interface but, nevertheless, that is by-the-by. Discussion on this answer: Comment: Yellow boxes are ferrite beads Comment: @Hari OK but can you see how the Q factor is affected by the parallel resistors now? Comment: Q of a series RL circuit is given by Q =ωL/R = XL/R when R increases Q decreases.Why they are decreasing Q here Comment: Look at the equation in my image and you'll see that as parallel R reduces, effective series R increases. Comment: Thank you ,I got it. May I know what is the intention behind reducing the Q here Comment: @Hari I expect it's to prevent excessive ringing when the circuit is powered up. The ringing could cause excessive voltages that might exceed the ratings on the chips used. But also, if the data is fairly square-edged, ringing could also cause problems with data corruptions. ================================================================================
Discussion Chain ID: 405159 ================================================================================ User asked: Explanation for circuit with 2-stage op-amp, with diode in between first output and second input I am a beginner in op-amp design and would like to get an explanation to a circuit that has a diode wired in between the output of op-amp-1 (stage 1) and the input of op-amp-2 (stage 2). The inverting input of op-amp-1 takes a voltage from 0V <= x <= 5V, while the non-inverting input is wired to a 1kOhm potentiometer. The output has a 100kOhm||0.001uF for feedback. Then, that output is connected to a 10kOhm in series with a 1N4149 diode. That signal is sent through a 0.1uF||100kOhm pot before being used as an input to the second stage (op-amp-2). Furthermore, if someone could explain the the inclusion of the 0.1uF in parallel with the pot, that would be very beneficial to my understanding. Thank you for looking this over. [](https://i.sstatic.net/tmvl9.jpg) Discussion: Comment: Can you tell us what this circuit is supposed to do? That would help someone explain the reason for the diode and other components. Comment: The output T1OUT carries a voltage, which is the processed voltage of saline, blood and air - each with their own expected resistances and voltages (1.5 for saline, 0.9 for blood, 0.0V for air). The green parts U17 and U18 stand in for this silicon tube configuration that allows these fluids and air to be present for detection. When saline or blood flow through the tube, the op-amps will process this and allow the T1OUT output to provide information to a computer program to process the voltage. I did not create this schematic, although my job is to interpret it. Comment: That is where I am currently stuck..getting to the nitty-gritty of the reasoning behind the stages and particular components used along the way. Answer 1 (0 votes): Very interesting. It looks like an input stage to something equivalent to a [theremin](https://en.wikipedia.org/wiki/Theremin) although it could just be a capacitive sensor used for other applications. I'm guessing that U17 and U18 (the green plates) are in fact sensor plates and are used to detect the presence of hand movement or some other fairly conductive material that might bridge the plates. Anyway, enough speculation; the plates (and whatever bridges them) and C16/C17 will form a variable capacitance and inject current into the inverting node of the 1st opamp. The diode (D1) and capacitor (C19) will attempt to resolve the amplitude of the disturbance of this "variable capacitor" and in doing so will also filter high frequency noise. D1 and C19 form what is known as an envelope detector and this sort of circuit is used in AM radios to demodulate a radio frequency carrier and deliver the audio. I don't think audio is being demodulated but I do suspect that there is a lot of RF that could be present in the signal. The pot (R17) might be used to set the decay time of the envelope detector. Discussion on this answer: Comment: I wrote a description of what the U17 and U18 parts were above in the comments, but that may be irrelevant anyway with respect to the usage of the other components. Thank you for your reply, my understanding of the in-depth portions of this circuit are a hell of a lot better than before. A follow up question for you: decay time of the envelope detector..what is it and why is it necessary for the op-amp-2 input? Comment: Why is it necessary - that depends entirely on what the circuit is intended for and I've guessed at some form of hand control detector but now it's your turn to explain the intended use of the circuit. ================================================================================
Discussion Chain ID: 405158 ================================================================================ User asked: Why are SRAM based FPGA used more than NVM based FPGA? SRAM based FPGAs need to load the bitstream again after power off. Meanwhile the Non-Volatile based one don't need that. I wonder, why are more experiments and security research done on the SRAM FPGA than the the NVM based one, it seems that the volatile technology is more used regardless of its security limits (when it comes to ensuring secure boot). (PS: I have no statistics, it is a personal observation) Discussion: Comment: I am not sure about your statistics, but FLASH FPGAs are relatively new comparing to to SRAM ones. So that *could* be a reason if your data is true. Comment: Have you compared the cost? I'd imagine the non-volatile ones are pricier. Comment: @EugeneSh I have no statistics, it is a personal observation (I updated that as a PS in the question in order to not confuse people) Comment: The last project I touched used sram because they reconfigure it many times for different functionality Answer 1 (38 votes): The main driver is the fact that SRAM is highly compatible with the same physical process that is used to implement the actual logic. Indeed, most FPGAs these days are based on LUTs (lookup tables), which are really just tiny bits of RAM themselves. On the other hand, the process required to build EEPROM (nonvolatile memory) requires extra steps -- to create floating gates with special oxide thickness, etc. This process is NOT directly compatible with the logic/SRAM process. This means that nonvolatile FPGAs are somewhat of a compromise in both areas. Discussion on this answer: Comment: How about FRAM? TI makes microcontrollers with FRAM but I haven't seen an FPGA with it To me, it's fast speed and high endurance would be assets in addition to its instant-on, nonvolatile characteristics. Answer 2 (24 votes): In addition to Dave Tweed's answer regarding the fabrication processes involved, most flash-based FPGAs actually still use SRAM to drive their fabric. The bitstream is loaded into the SRAM from flash just like in a more conventional FPGA, the only difference is that the flash is internal. This architecture is evident when you look at their datasheets and appnotes. In particular, some devices like the Lattice MachXO2/3 support reprogramming their flash while the device is running, which is only possible because the device actually runs from SRAM instead of directly from the flash. So a "flash based" FPGA needs the flash _in addition_ to the SRAM, which means it needs more die area. Regarding security, you are right to point out that the FPGA startup process can be a weakpoint in terms of allowing the bitstream to be captured. To help close this gap, many FPGAs now incorporate support for bitstream encryption, which is based on a secure key stored in dedicated memory within the FPGA. A bitstream image is encrypted with this key, loaded into the configuration memory, and then when the FPGA starts up it reads the encrypted bitstream in, and decrypts it as it loads it into its (Some microcontrollers that require external memory have similar capabilities, and the principles are largely the same.) Discussion on this answer: Comment: Actually, your first paragraph is true for a relatively limited set of FPGAs. Many flash-based FPGAs are advertised as "instant on" (a strong selling point in many applications), which means that there is no internal transfer -- the flash cells control the connections and logic directly. Comment: From what I've seen even "instant on" devices still have to load CRAM, it just happens a lot faster (I guess due to a wider interface from the internal flash) than in parts requiring external flash. For instance the MAX10 is "instant on", but see p.28 here: https://www.intel.com/content/dam/altera-www/global/en_US/pdfs/literature/hb/max-10/m10_architecture.pdf But if you have a reference that shows a totally CRAM-less architecture I'd be interested in learning about it. Comment: Look at Actel (now Microsemi) -- both their antifuse and flash based devices are zero-copy. Answer 3 (8 votes): More than anything, it depends on your requirements. While Size, Weight and Power (SWaP) are the main drivers for ICs in-general, if you aren't compelled to develop an ASIC because of those requirements, Performance is your next consideration, which may push you back to an ASIC anyway, but, you may be able to use an FPGA if you can afford the SWaP trade-offs. * FLASH-based FPGAs require "no time" to configure, as they are "instant on". Your design may require this. * FLASH technology is lower power than SRAM * FLASH-based FPGA doesn't need a BOOT PROM, thus one chip vs. two (or more). * You may have a requirement to power-up in the previous state. * FLASH-based offers more Rad-Tolerant solutions. There are ways to deal with radiation requirements, or SEUs in-general, in SRAM-based FPGAs, but, Microsemi offers "hardened technology" FLASH-based FPGAs (Actel, now Microsemi), traditionally, have not had the density or performance one could achieve with SRAM-based FPGAs, so, if performance was the driving factor, you would choose Xilinx or Altera (now Intel), or maybe Lattice. Essentially, you are driven by the requirements of your system, and your IC specifically. Early-on you address these requirements and perform a trade study of the different FPGAs (spread sheet). SWaP and performance, followed by recurring cost are the main considerations you want to iterate on with your team (systems, CCA, maybe even SW) that is fedback to your project Chief engineer/manager. Other concerns such as reliability, manufacturability, etc. are usually provided by other team members from those respective organizations, but usually don't mean much without your initial trade, and typically won't prevent your choice. There are articles on the web if you search "SRAM vs FLASH FPGAs", but you will likely learn more from a trade-study against your requirements using the data sheets than you will anything else. Answer 4 (3 votes): To address the security aspect, most modern SRAM FPGAs can be configured with an [encrypted stream](https://security.stackexchange.com/questions/12016/how-does-the-encryption-of-fpga-works), usually with modern encryption standards such as 256-bit AES. Arguably that's just as secure as storing the configuration internally: a dedicated attacker who is able to extract the private key from a decapped chip will also be able to read out the internal flash. Flash-based FPGAs are typically used when the implementation is rather simple (so a large SRAM FPGA is not needed) or when an instant startup is required. Discussion on this answer: Comment: I would argue that flash-based FPGAs may also address security concerns. See article from EEtimes regarding mitigation against attacks using differential power analysis (DPA): https://www.eetimes.com/document.asp?doc_id=1327477 Comment: @boink True, older FPGAs in particular were quite vulnerable ([example](https://security.stackexchange.com/a/197112/71607)), but I expect the situation to have improved by now. The article you refer to seems to advertise DPA countermeasures. Answer 5 (0 votes): Another aspect not yet mentioned: SRAM doesn't degrade with use. Flash does, and will limit the lifetime of your FPGA if not used carefully. Also, dedicated flash chips can be much more optimized for their purpose and have a faster development cycle, so it's likely they are improved over integrated flash. ================================================================================
Discussion Chain ID: 405157 ================================================================================ User asked: how to draw the transistor level schematic a 3-port SRAM I have been trying to look up 3 port SRAM cell (2 reads and 1 write) everywhere, but I can't find anything about it. Does anyone know of any sources where I can look for how one might be implemented using logic gates or transistor level schematics? Discussion: Comment: For a single cell? What do you think the difference should be, compared to a 1 read/1 write, or a 25 read/1 write? Comment: yeah for a single cell. I don't think there is too much of a difference, but it is for a HW Comment: Say you have a single sram cell 1 read/1 write. What prevents you from bringing its output to multiple places just by splitting the wire? Comment: 2 read ports maybe? Try starting here and use the "see Also" links too: https://en.wikipedia.org/wiki/Memory_cell_(computing) Comment: @dim: Obviously, this cell is going to be used in an array to build a much larger memory. The "word select" for each port (the output of the port address decoder) needs to be part of the cell. Answer 1 (1 votes): Your question is really unclear, but if someone asked me to draw a 3-port SRAM cell, it would go something like this: [simulate this circuit](/plugins/schematics?image=https%3a%2f%2fi.sstatic.net%2fLgjTT.png) - Schematic created using [CircuitLab](https://www.circuitlab.com/) ================================================================================
Discussion Chain ID: 405156 ================================================================================ User asked: Are there semiconductor materials with hole mobility greater than electron mobility? Every material I've ever seen has a hole mobility much less than its electron mobility. For silicon, it's by a factor of two or three; for gallium arsenide it's more like twenty. But are there any materials where the hole mobility is larger? Is it even physically possible for hole mobility to be larger than electron mobility? Discussion: Comment: Read answers to this question: https://www.researchgate.net/post/Why_is_the_mobility_of_electron_higher_than_that_of_hole Answer 1 (1 votes): The question is complicated because on a very real level a hole is a "real" particle, even though traditional models consider it an absence of electron and this can be used to explain many electrical properties. It has its own wavefunction and therefore physically exists (for lack of better term) due to particle-wave duality. It interacts differently and beyond my intuition to consider what properties a material must have to make hole mobility larger. I don't want to engage any further in the physics, it is beyond my expertise and training. However, as possible exotic counterexample. Graphene can be created and used in a way that has semiconductor properties, it is hypothetically possible to tune the band gap to any value, some citations suggest that in this exotic material hole and electron mobility is the same. This knowledge is from academic seminars, but not referenced. The only citation I was able to find was from wikipedia sourced to this book <https://books.google.com/books?id=ammoVEI-H2gC> ================================================================================
Discussion Chain ID: 405155 ================================================================================ User asked: Byte-Banging 2 8051's using port addresses Currently I have two microcontrollers setup in which entire ports are connected to each other (P1.1 connected to P1.1, P1.2 connected to P1.2, etc). I also have two pairs of extra GPIO pins connected as signal lines. What I want to achieve is a way to send and receive a byte in as little time as possible. Let's assume that the master requests the slave to add 1 to a number and the slave responds: Here's my code so far for the slave microcontroller: SLAVEDATA equ P1 SLAVEACK equ P2.0 SLAVECMD equ P2.1 jnb SLAVECMD,$ ;wait for command mov SLAVEDATA,#0FFh ;tristate to allow input nop ;wait how many uS? mov A,SLAVEDATA ;see what number came in inc A ;add 1 mov SLAVEDATA,A ;produce result setb SLAVEACK ;send acknowledgement jb SLAVECMD,$ ;wait till remote lowers comand line clr SLAVEACK ;clear acknowledgement ;transaction complete And here's the code for the master: MASTERDATA equ P0 ;Master's P0 connects to slave's P1 MASTERACK equ P3.0 ;Master's P3.0 connects to slave's P2.0 MASTERCMD equ P3.1 ;Master's P3.1 connects to slave's P2.1 mov MASTERDATA,#20h ;Set number to 32 setb MASTERCMD ;tell slave to increment jnb MASTERACK,$ ;wait until its done mov MASTERDATA,#0FFh ;tristate port to allow input nop ;delay by how many uS? mov A,MASTERDATA ;Get result here clr MASTERCMD ;tell slave were done jb MASTERACK,$ ;wait until slave understands this While I believe this code mostly works, I'm just not sure how long to make the program wait between the time the port pins are set to high and the time valid data is read on the pins. If I don't wait at all, then I will get incorrect data. I believe it has to do with the FET's inside my AT89C4051 and AT89S52 that I am using but the manual does not indicate how long I should wait. Both micros have the same crystals, capacitors and PCB track arrangements for the crystals and capacitors. Each capacitor is 33pF ceramic Each crystal is 22.1184Mhz which came out of the same package Each PCB track in which the leads of the crystal are connected to is 1.9mm wide. How do I calculate the minimum number of NOPs in my code so that valid data can be captured on the port pin after tristating it? Also, because each micro has the same clock driving circuitry, could I replace the stalls (waiting for acknowledgements for example) with three nops? or will I still experience a minor clock drift? Discussion: Comment: You can't rely on two crystals having the exact same timing. Even two crystals from the same package. They will not be the exact same frequency. Crystals are pretty good, but not that good. Even atomic clocks aren't that good. Answer 1 (1 votes): In general, you shouldn't be using timed waits at all. Rather, you should be using a handshake that guarantees that the events on the databus occur in the required order. Those events are: * Master drives data bus * Master releases data bus * Slave drives data bus * Slave releases data bus Unfortunately, only two additional signals is not enough to manage this process for a bidirectional bus. You'll need at least one other signal connected between the two processors. There are a number of ways you could use such a signal. One of the simplest is to treat it as a read/write signal, controlled by the master CPU. The transaction would then go something like this. 1. Master drives data bus, sets read/write low (write) , then asserts the `CMD` signal. 2. Slave observes `CMD` asserted, reads the read/write signal, and then reads data bus and then asserts `ACK`. 3. Master observes `ACK` asserted, tristates the data bus, then negates `CMD`. 4. Slave observes `CMD` negated, and negates `ACK`. Note that if the slave is busy with something else when the master starts the transaction, it simply delays asserting ACK in step 2. The master waits as long as necessary. To transfer the result: 5. Master leaves data bus tristated, sets read/write high (read), then asserts the `CMD` signal. 6. Slave observes `CMD` asserted, reads the read/write signal. It then drives the result onto data bus and asserts `ACK`. 7. Master observes `ACK` asserted, reads the data bus, then negates `CMD`. 8. Slave observes `CMD` negated, tristates the data bus and negates `ACK`. Note that if the slave requires some time to compute its result, it simply delays asserting ACK in step 6, and the master will simply wait as long as needed. Discussion on this answer: Comment: I guess I'll have to go with using a bi-directional nibble bus since you illustrated the need for three control signals ================================================================================
Discussion Chain ID: 405154 ================================================================================ User asked: Will this SOI circuit be grounded? Upfront, I apologize if this may be a terribly obvious question. I don't have all of the background to understand it confidently. I'm trying to apply a voltage for an electrophoresis experiment across a glass capillary, which eventually meets a silicon microchip that serves as an optical detector. I need to be able to ground the capillary voltage either before or at the microchip surface in order to avoid having a floating chip, which generates signal that is difficult to interpret. My question is whether or not I can ground my microchip by applying a piece of conductive tape to the bottom, which would lead to my grounding electrode. The high voltage electrode would be placed on the other end of my capillary, in solution. My concern is that because the chip is technically silicon-on-insulator, the circuit may be incomplete. The capillary is filled with the same liquid, so there should be a conductive path from chip surface to HV electrode. But I wonder if it'll just happen to work anyway, or if I'm missing something that would allow it to work. Here's a very rough schematic of what I'm looking at. [](https://i.sstatic.net/hfqZz.png) Thank you very much for your help. Discussion: Comment: wait, is your 20kV shorted to ground? That seems like a recipe for disaster Comment: Oh, no. They're both connected to the voltage source. Definitely not shorted together. Comment: Your schematic shows them shorted together. Your schematic is very unclear in general; it might be a good idea to use the schematic editor this site provides. It's the little circuit diagram with a pencil when you go to edit your question. Answer 1 (2 votes): No. With SOI, grounding the back of the substrate has no effect. The silicon on top will have to be designed with an explicit grounding path. Answer 2 (0 votes): Your schematic is unclear, so I can't really ascertain where are those 20kV being referenced to. SOI (Silicon On Insulator) technology uses an insulating substrate, so connection to the substrate would not do anything. If the insulation layer is thin enough 20kV could be enough to break it down and destroy the IC. On Silicon On Sapphire technology just ~1mm of substrate should be enough to sustain this potential. An alternate SOI technology, trench insulation with buried silicon dioxide layers, is similar but more compatible with the standard IC fabrication process and thus more common. But here the actual substrate is still a conductive silicon wafer although the active areas will be insulated from it. 20kV would surely break it down. However, if that SOI-IC is actually floating and referenced to 20kV, you have to be very careful on how you deal with your grounds. Discussion on this answer: Comment: SOI that I have used normally only has a ~1 um buried oxide layer as the insulator. The bulk material is an ordinary silicon wafer. Comment: @Evan that's what I was referring to as trench insulation. When I think SOI I explicitly think of Silicon on Sapphire. I will edit to clarify. ================================================================================
Discussion Chain ID: 405153 ================================================================================ User asked: Question related to two closely separated signals that need to be analyzed by a spectrum analyzer > **Question** > > The settings of a spectrum analyzer are given as following: > > * Center Frequency = 1.89 GHz, RBW = 10 kHz, VBW = 10 kHz and Span = 50MHz. > > * The Reference Level is set to -20 dBm and detector mode is Positive Peak. > > * The RBW selectivity is \$1:15\$ for \$RBW_{-3 dB}\$ : \$RBW_{-60 dB}\$. > > > > If we are studying a CW signal of 1890 MHz with -23 dBm output power, then > > a) How close to your studied signal may a signal of the same amplitude be and still be measurable? Explain the conditions for close-in signals to be resolved. > > b) How close-in signals with power level 50 dB below your studied signal can you detect? * * * **My Attempt** Is my reasoning making sense to you? a) "Thumb rule" (I guess?) for _equally_ powered CW Carriers, they should be at least \$RBW_{-3 dB}\$ far apart in order to resolve and measure them. b) For _unequal_ powered signals CW Carriers (have power difference of 50 dBc), they should be at least \$RBW_{-50 dB}\$ far apart in order to resolve and measure them. Discussion: Comment: Depends on the weighting applied: Hamming, Kaiser, Blackburn, etc. https://en.wikipedia.org/wiki/Window_function ================================================================================
Discussion Chain ID: 405147 ================================================================================ User asked: Issue with 7107 IC I am having trouble with the 7107 IC. I have 5 of them on my PCB: 3 being used as current measurement and the other 2 are being used as a voltage measurement. Only one of the 5 are displaying readings on the 7-segment display (may not be calibrated correctly but is showing something). The other 4 are the 7-segments are all blank. I have attached the circuit diagram below. I have check the all 7-segments are working with the test feature on pin 37. The clock is oscillating at 40-43KHz (check with oscilloscope). The difference I am seeing with respects to the one working versus the others is that 100nF connected to cref+ and cref- on the working unit is pulsing about 1.3V, the others have no pulse or very low (mV) pulses. I really starting to believe I have a bad batch of IC's. Please provide any tips or recommendations. Thanks in advance. [](https://i.sstatic.net/n415V.png) Answer 1 (1 votes): You are almost surely seeing the display 'blank' because you're ignoring the most significant digit (AB4 is open). The meters are in overrange (displaying + or - 1bbb where b is blank). The 7107 works much better with a negative supply (+/-5V is ideal). If you want to use it with a single +5V supply you have to pay a lot of attention to the common mode range of the inputs, so it has to be more than 1V or something like that (read the datasheet) relative to analog COMMON. Discussion on this answer: Comment: I trying to read 24V input however the will be volt drop across the 1M. Comment: You have Vin(-) grounded. That is outside of the common mode range of the inputs unless you give it a negative supply. Comment: can i get to work with single +5V only? How? Comment: @JOHNDOE See the data sheet - it shows a charge-pump circuit using a CMOS inverter chip, a couple diodes, capacitors to generate a -ve voltage. Comment: As @glen_geek said. Or use a TPS60400DBVT, ICL7660 etc. charge pump to generate -5V regulated (my usual choice). Comment: The other option is to try to offset the voltage to get it within the common mode range, but that's more effort and usually won't yield as good results in terms of noise. Comment: So a negative 5 on pin 26 will make it work. Wish I knew this before I made the board. Hehehe guess I am always learning Comment: Some learning is more painful than others. And the painful varieties are often avoided if you read the entire data sheet. Comment: Note that you probably only need a single charge pump for the set of DVM chips if you use one like the 7660. The draw from the minus supply is only about 1mA each. Comment: @JOHNDOE - If this answer solved your problem, remember to upvote / accept :-) ================================================================================
Discussion Chain ID: 405145 ================================================================================ User asked: Question related to the interference seen at the spectrum analyzer's receiver I am preparing for the RF course exam. I have an old question on hand that I am trying to solve. Please review my attempt. > **Question:** > > A simple spectrum analyzer with superheterodyne receiver having 10.7 MHz intermediate frequency is given. It works well unless the analyzer is used to analyze a signal on 318.6 MHz by setting the analyzer to 318.6 MHz center frequency, 5 MHz span, and 10 kHz RBW. Before we switch on the desired transmitter, the analyzer detects a clear signal at the center frequency. Later, when we learn that there is a 340 MHz transmitter in the same antenna tower you immediately realize what happened. > > 1) Explain the "issue". > > 2) Improve the design of the spectrum analyzer that protects against this kind of problem. * * * **My attempt** Does the below arguments make sense to you? Thanks. a) The adjacent channel interference generated by the carrier at 340 MHz frequency could be leaked to the spectrum analyzer receiver at 318.6 MHz. b) The IF bandwidth of the receiver can be narrower in order to reject the adjacent channel interferences. Answer 1 (4 votes): Neither (a) nor (b) are correct as far as I see it. It's highly likely that the question is trying to get you to realize that the local oscillator is set at 329.3 MHz (or 10.7 MHz above 318.6 MHz) and, will be precisely 10.7 MHz below an interfering signal at 340 MHz i.e. both 318.6 MHz and 340 MHz will be down-converted to a signal at 10.7 MHz and you will not know whether you are measuring 318.6 MHz or 340 MHz. This is why decent spectrum analyzers uses several tiers of frequency-decreasing IF stages. For instance, if your spectrum analyzer was designed for measuring input signals from DC to 100 MHz, the first local oscillator frequency might be set at 250 MHz. This results in an up-conversion of wanted signals into the range 250 MHz to 350 MHz. The impact of this is that a potential interfering signal of (say) 150 MHz would produce a difference frequency of 100 MHz and would be outside the wanted up-conversion range. In fact, only when an interferer of 500 MHz was present would the difference frequency be at the edge of the desired range (250 MHz). So, the spectrum analyzer would apply a reasonable low pass filter on the signals it measures such that anything above 100 MHz would be attenuated and, by the time 500 MHz is reached, the attenuation would be over 100 dB typically. This could be an 8th order filter having an attenuation of 48 dB/octave; 200 MHz would be attenuated by 48 dB; 400 MHz would be attenuated by 96 dB etc.. Discussion on this answer: Comment: Good description of the image frequency problem. It can't be fixed after the first mixer of a simple superhet. A more complex phasing arrangement with two mixers can discriminate one (318.6) from the other (340), but that's ugly. I don't see how more tiers of superhet conversion can help the simple superhet discriminate desired signal from the image signal. Comment: @glen_geek usually, an up conversion to maybe three times the maximum input frequency is done first. This provides enough space to have an image reaction filter, then down conversion to a lower IF takes place. Comment: Ha! Brain-fart on my part: I had considered down-conversion only. Doing an image-rejection front-end filter to discriminate 318.6 from 340 for the simple one-stage superhet would be very difficult. Going up-convert, filter, then down-convert is the sane way to resolve one from the other, as you suggest. ================================================================================
Discussion Chain ID: 405143 ================================================================================ User asked: How can I implement a digital clock in Logisim? I'm trying to simulate a 12h-digital clock in Logisim. Here's the logic diagram: [](https://i.sstatic.net/ZV11U.png) I could simulate BCD to 7 Segment but I don't know how to create a CTR DIV 10 and CTR DIV 6 in Logisim, so I tried to look into some logic diagram and found this: [](https://i.sstatic.net/RWxhx.png) [](https://i.sstatic.net/2xW1S.png) By the way, here's the structure of the CTR DIV 10 but I don't understand how it works: And here's my approach to this implementation: [](https://i.sstatic.net/Jo9Fg.jpg) [](https://i.sstatic.net/1if4g.jpg) [](https://i.sstatic.net/1yyvd.jpg) Any help to simulate this, thanks in advance. Discussion: Comment: I'm unsure what your question is. Comment: How to implement a CTR DIV 10(74F162) and a CTR DIV 6 in Logisim,(in order to simulate a digital clock)? Comment: 1\. The Spanish language is nice but note, that please use English. 2. It is hard to distinguish between your work and the designs that you have found online. 3. Still not sure what your question is... Be more specific and remove unnecessary parts. Answer 1 (0 votes): Still not sure what your question is, but I try to answer what I have understood. I suggest to make two part of simulating _CTR DIV 10_ 1. Create the model of 74F162 (aka. a general purpose counter) 2. Add the overflow logic. (to make the _DIV 10_) ## 1\. Create the model of 74F162 There are so many detailed counter implementation post like [this](https://electronics.stackexchange.com/q/112604/103936) or [this](https://en.wikipedia.org/wiki/Counter_\(digital\)). ## 2\. Add the overflow logic To create a counter with custom modulo (period) you need to add the overflow/reset logic. This circuit will reset your counter when your counter reach the wanted maximum. (10 at _DIV 10_ and 6 at _DIV 6_). Lets do the 10: You need to detect the binary 1010 (which is the decimal 10). [simulate this circuit](/plugins/schematics?image=https%3a%2f%2fi.sstatic.net%2fPM5rJ.png) - Schematic created using [CircuitLab](https://www.circuitlab.com/) The output of the circuit above will be high only when the input is decimal 10. You can connect this circuit to reset input of your counter. (Note the polarity, your counter maybe have active low reset input.) ================================================================================
Discussion Chain ID: 701398 ================================================================================ User asked: Transimpedance amplifier: weird simulation results I am working on a photodiode transimpedance amplifier based on an [OPA2374](https://www.ti.com/lit/ds/symlink/opa2374.pdf) and decided to simulate it in TINA TI. However, several unexpected issues arose. 1. AOL and GBW product vary significantly with input common-mode voltage and supply voltage 2. Degraded stability when photodiode generates a DC current Here I do a sweep of the input DC offset (so as to not saturate at the negative power supply) and plot the open loop gain of the op-amp. This is the schematic I used: [](https://i.sstatic.net/IviSD.png) And these are the results: [](https://i.sstatic.net/U0CWy.jpg) Similar results are obtained when sweeping the negative voltage supply: [](https://i.sstatic.net/LEbXe.png) I must stress that all the ranges I swept through are well within the input common-mode range and supply voltage ranges for the OPA2374. Also, as a further sanity check, I redid the circuit with all the test fixtures and the same op-amp macromodel in LTspice. The results and behavior were identical. However, when changing just the op-amp to one already present in the LTspice device library, I could not observe any variation when doing sweeps of either DC offset or supply voltage. What's happening here? Is this a case of a misbehaving op-amp model or something else? Discussion: Comment: Have you compared with the data sheet? Comment: Yes. They don't match. See here: https://www.ti.com/lit/ds/symlink/opa2374.pdf?ts=1707713096781&ref;_url=https%253A%252F%252Fwww.ti.com%252Fproduct%252FOPA2374%252Fpart-details%252FOPA2374AID%253Futm_source%253Dgoogle%2526utm_medium%253Dcpc%2526utm_campaign%253Docb-tistore-promo-asc_opn_en-cpc-storeic-google-wwe%2526utm_content%253DDevice%2526ds_k%253DOPA2374AID%2526DCM%253Dyes%2526gad_source%253D1%2526gclid%253DEAIaIQobChMI-c7x_v6khAMV1a2DBx0rJgdxEAAYASAAEgJykvD_BwE%2526gclsrc%253Daw.ds Comment: I also found this issue being raised for a different TI op amp model: https://e2e.ti.com/support/amplifiers-group/amplifiers/f/amplifiers-forum/1120326/opa855-q1-the-relation-between-open-loop-gain-simulation-results-and-reference-voltage-of-operational-amplifier Answer 1 (1 votes): I haven't looked at the datasheet, but I wouldn't be surprised if the loop gain changes due a different common-mode input voltage. They will define how hard you drive the differential input stage (the overdrive voltage) and this can change the small signal parameters of your input stage, such as the transconductance. As far as I know there exists a "Boyle" macromodel for op-amps which typically includes an actual transistor input-stage, so changes in common-mode voltage can be reflected on the simulations. The input stage is a great contributor to all the open-loop voltage gain, as such, it also dominates the noise performance of the op-amp. The question is, does this variation in the low-frequency open-loop gain be tolerated by your design? Does a 20dB decrease of gain at those low frequencies important to you? EDIT: On a second thought, perhaps 20dB might be a bit too much of a variation for an op-amp. Maybe there's something not properly model. However, I think you should be able to account for this in your design. Discussion on this answer: Comment: Yeah, I don't know. 20dB difference is a lot. Comment: And I also found this issue being raised before here: https://e2e.ti.com/support/amplifiers-group/amplifiers/f/amplifiers-forum/1120326/opa855-q1-the-relation-between-open-loop-gain-simulation-results-and-reference-voltage-of-operational-amplifier Comment: I think this difference might affect the stability, the feedback capacitor is dimensioned for a certain GBW product. Comment: @Virgil_Tibbs but use it in your actual design. Does it make a difference in your final design? If you can frequency compensate it, you can make it good enough to make it stable in both situations. Is the distortion coming out of the amplifier good enough for you in both situations? Comment: @Virgil_Tibbs you should also consider whether that common-mode variation is expected in your system. Where's that voltage coming from? Comment: The voltage would be provided either by some batteries in the range of 3 to 4.5V or from a lab power supply. The common mode input voltage is provided by a simple voltage divider, that I excluded for quicker prototyping. Comment: Also with regards to the output distortion, both V+ = 200mV and V+ = Vs/2 give the same transient response. This might be a fluke though, because the gain of the TIA is 80dB and the minimum AOL of the OPA2374 is also 80dB Comment: Also another thing crossing my mind is that perhaps the fact that the op-amp is rail-to-rail input might mean that when changing from small to big offset voltage the input pair changes and the resulting gain of PMOS and NMOS stages would differ Comment: I don't know what frequency you're using, but it seems like that at high frequencies the loop gain difference isn't much. The low-frequency difference should govern the gain error. A quick calculation shows that this should give 0.01% and 0.001%. Is that considerable for you? Comment: @Virgil_Tibbs RR is a good point. There can be jumps in the Gm of the input stage, though well-design RR OpAmps should minimize this variation. Comment: Let us [continue this discussion in chat](https://chat.stackexchange.com/rooms/151476/discussion-between-virgil-tibbs-and-designalog). ================================================================================
Discussion Chain ID: 405138 ================================================================================ User asked: Hook up an automatic transfer switch with two phases only We have a house in Haiti connected to the shore line. The shore line isn't always working so we bought a generator. I wanted to ground one of the two phases to create one neutral, one phase and a ground but people there said they don't do that. We had a lot of problems in the past we people getting shocked when they touch a freezer or a toaster. I keep saying that one of the two phases should be grounded but they won't listen, am I right to assume that? Second question, I bought a Southwire Automatic Transfer Switch 50A Hardwire Model 40100 to transfer a shore power to a generator when the shore power is down. The switch box has three input on each contactor, L1 (phase 1), L2 (neutral) and L3 (phase 2). If I plug only L1 and L3 using the two phase it doesn't work. That's because the board uses L1 and L2 to detect electricity. Can I simply plug the ground to L2 and leave the two phases on L1 and L3, should I plug the L3 phase on L2 instead or should I consider them wrong and ground one of the two phases to get a neutral before the switch box? It's worth saying that my shore line is a 220v line. Discussion: Comment: It's pretty hard to tell from reading this how to help. Adding a wiring diagram and links to the product data would help you get better answers. My recommendation would be to hire an experienced, competent electrician to install this for you, and put GFI breakers or outlets on everything that you are concerned about being a shock hazard. Comment: I contacted a professional. From what he told me you cannot ground one phase because the voltage is not cut in half. They both give 220v. He told me to use the ground for the neutral wire. ================================================================================
Discussion Chain ID: 405137 ================================================================================ User asked: How does Ethernet to CAN conversion work? I am wondering how an Ethernet-to-CAN converter works. CAN is a multi-master broadcasting network where messages are associated with IDs. Each message type has a unique ID. Devices listen to all messages on the bus and decide whether an ID is of interest. Ethernet, however, uses point-2-point addressing, meaning that sender and receiver are specified. These information cannot be mapped on CAN, because there is not sender or receiver field. Let's say, device A sends message m to device B. Device B is connected via CAN to the converter. Device A communicates over Ethernet. 1. How does the CAN-to-Ethernet converter select the message ID when converting an Ethernet frame to a CAN fame? Are the same CAN IDs used for packets to the same recipient? 2. How does the CAN-to-Ethernet convert a CAN message to an Ethernet frame? A CAN message has no recipient, but an Ethernet frame knows the recipient address. How does the mapping work? Discussion: Comment: It doesn't convert them directly in the MAC layer, Most likely, it encapsulates the CAN packet inside a TCP packet and acts as a gateway. A link to a specific product would help. Comment: This was a more general question without focusing on a specific product. Comment: That is the generic answer. The PHY and MAC layers are incompatible. Conversion has to be made on a higher layer. Answer 1 (2 votes): It varies as per product manufacturer but generally speaking, CAN-to-ETH converter reads all the messages from CAN Bus, packs every message as payload of ethernet datagram and sends it to computer. This payload contains CAN message ID, DLC and data. On Computer, you can configure to filter out messages as per your requirements. Usually a DLL is provided and you can build your own application. Some even provide application where you can monitor the bus. We use CAN-ETH converter from ProconX. Their user manual contains this simple diagram which will help you to understand: [](https://i.sstatic.net/Dpo9l.jpg) Again, it depends on manufacturer and you can find details in the manual. Discussion on this answer: Comment: CAN-to-ETH: I am wondering what recipient is set in the Ethernet frame that contains s CAN message. CAN is a broadcast protocol, but Ethernet is point-to-point. Does this mean that such Ethernet frames are broadcasted as well? Comment: What I use is UDP based which is a broadcast protocol. For TCP-IP, probably some configuration is required at start-up where a connection is established first and then communication over CAN is started. Comment: UDP is not a broadcast protocol (it can be used with any specific IP), but can also be used with broadcast or multicast IPs. The main difference with TCP is that UDP does not establish a connection and in consequence, it cannot ensure reception; this also make not possible broadcast over TCP. Also, UDP is part of TCP-IP (set of protocols ), while TCP is the alternative to UDP for the Transport layer of TCP-IP (difference between TCP and TCP-iP). Comment: @AdrianMaire Yes. That is correct. But UDP here is protocol of choice because it is connection-less AND supports broadcast - Similar to CAN. Answer 2 (1 votes): Software application programs that are setup to operate to CAN devices over an Ethernet connection will package the CAN protocol (including the IDs) into the data payload of the Ethernet connection. An intelligent processor in the Ethernet to CAN converter knows both CAN protocol and how unpack/pack that protocol into the Ethernet data payload. That device simply acts as a bridge between the Software application programs and the target CAN devices using the Ethernet as a convenient delivery service. ================================================================================
Discussion Chain ID: 405134 ================================================================================ User asked: SWDAP vs CMSIS-DAP vs DAPLink **EDIT :** I got the basic questions (for example, what is `CMSIS-DAP`?) answered by user @Nipo. Based on that, I restructured my post in a more logical way. Hopefully the remaining questions will be answered as well :-) ## 1\. Programming a microcontroller To program and/or debug a microcontroller, the following procedure is common: [](https://i.sstatic.net/8GaEQ.png) There are tons of different probes on the market. The communication between the probe and the microcontroller is standardized in the `SWD` and `JTAG` protocols. The communication between the probe and the host computer is unfortunately not standardized. That makes the job of OpenOCD very hard. This software - running on the host computer - attempts to connect to the probe. Just imagine how much work the OpenOCD folks have to support all of them! ARM makes an effort to standardize this USB-communication between the probe and the host computer. ## 2\. The CMSIS-DAP standard `CMSIS-DAP` is the specification (or standard, or protocol, or ...) from ARM, defining how a programmer/debug probe should be built. From my understanding, it specifies some hardware aspects as well as the communication protocol between the host computer and the probe(1). QUESTION 1: Where is the official `CMSIS-DAP` specification to be found? I know the GitHub of `CMSIS-DAP` is getting replaced by a new GitHub from `DAPLink`. But let's not forget: `DAPLink` is merely an implementation of the standard. I don't know where to find the standard itself... _ANSWER: User @Nipo posted the links: * Official `CMSIS-DAP` page: <http://arm-software.github.io/CMSIS_5/DAP/html/index.html> * `CMSIS-DAP` Details: <http://arm-software.github.io/CMSIS_5/DAP/html/group__DAP__Commands__gr.html> _ (1) I believe the communication _between the probe and the host computer_ is defined by this `CMSIS-DAP` protocol, but **not** the communication between the probe and the microcontroller, because that's already defined by either the `JTAG` or `SWD` protocol. ## 3\. The SWDAP probe and DAPLink The `SWDAP` probe is a hardware implementation and `DAPLink` a firmware implementation of the `CMSIS-DAP` specification. Obviously, the `DAPLink` firmware runs on the `SWDAP` hardware. I list the `SWDAP` resources for you: * Official website: <https://os.mbed.com/teams/mbed/wiki/SWDAP> * Official docs: <https://os.mbed.com/platforms/SWDAP-LPC11U35/> * Official distributor page: <https://l-tek.si/web-shop/l-tek-swdap-interface/> [](https://i.sstatic.net/wqEI2.png) And the `DAPLink` resources: * Official website: <https://os.mbed.com/handbook/DAPLink> * Official GitHub page: <https://github.com/ARMmbed/DAPLink> QUESTION 2: The `SWDAP` probe runs the `DAPLink` firmware, so it should support both `SWD` and `JTAG`. But Mr. Gorazd Kovacic from LTek answered me in a mail that the `SWDAP` probe supports only `SWD`. I believe he is wrong. What do you think? Note: I can only test it next week when the right hardware arrives. _ANSWER: User @Nipo states: "All probes using DAPLink implementation as core firmware will provide the same set of functionalities." So the only limitation is on the hardware. If the hardware manufacturer did not provide the proper JTAG connections, you're out of luck._ ## 4\. Using OpenOCD for the SWDAP probe I know that the `SWDAP` probe is built for use with **pyOCD**. That brings us to my third question: QUESTION 3: Can the `SWDAP` probe (and the `CMSIS-DAP` probe) be used with **OpenOCD** also? Or only with **pyOCD**? _ANSWER: I got a mail from the OpenOCD developers mailing list to answer this question. Mr. Paul Fertser mentioned the `cmsis-dap.cfg` config file, to be found in the `openocd/scripts/interface/` folder. I will test it next week, when my hardware arrives._ ## 5\. The mysterious CMSIS-DAP probe The `CMSIS-DAP` probe from LTek (<https://l-tek.si/web-shop/cmsis-dap-debug-probe>) is still somewhat a mystery to me. As `CMSIS-DAP` is just a standard (or call it 'specification' or 'protocol'), the probe's name is a bit confusing. Therefore it should be named `CMSIS-DAP`-compliant probe instead. [](https://i.sstatic.net/gUlSj.png) This brings us to the last question: QUESTION 4: I still don't get how this probe differs from the `SWDAP` probe. They are both from the same supplier LTek, and seem to be designed both by ARM. _ANSWER: Apparently, this probe is just some kind of clone of the `SWDAP` probe, therefore complying to the `CMSIS-DAP` standard. The name of this probe is just a bit misleading._ Discussion: Comment: Worth noting that some of the published CMSIS-DAP implementations (especially the more portable ones) are very slow compared to other solutions. Beyond the CMSIS-DAP idea specifically, most simple debug adapters do not support having the target's operating voltage more than a diode drop away from the adapter's. Ideally in buying a "better" adapter you are paying for a faster communication solution, and voltage flexibility; but with some products that shall remain nameless, much of what you are paying for is the name of a company, and sometimes *intentionally added hassles*. Answer 1 (8 votes): CMSIS is the generic name for ARM-specified infrastructure around Cortex processors. The project we know today as [DAPLink](https://github.com/ARMmbed/DAPLink) actually started as [mbedmicro/CMSIS-DAP](https://github.com/mbedmicro/CMSIS-DAP), we can find [multiple](https://github.com/ARMmbed/DAPLink/commit/f9f3052ca995a8ddc977333df7b1f07a38c8e2ac) [references](https://github.com/ARMmbed/DAPLink/commit/7db3517c78c61a747e88c81768d74c962d1681c7) of the rename in the project history. "CMSIS-DAP" name became ambiguous as it was both the name for the spec and Mbed's implementation. So today, CMSIS-DAP is the protocol, DAPLink is an implementation of this protocol. CMSIS-DAP is not the most efficient debugger protocol in the JTAG/SWD world, but gets the job done at a (very) reasonable probe-side computing resources (i.e. entry-level MCUs with USB can run it, like cheap LPC11s). CMSIS-DAP is supported by OpenOCD and many other tools on the host side. CMSIS-DAP specifies both JTAG and SWD commands, DAPLink provides support for both. As DAPLink is an implementation with a permissive license, it can basically be used anywhere at no extra cost. Many different vendors create boards with DAPLink firmware on them, either alone (making a standalone probe like you linked) or alongside a target CPU (like we have on devboards). All hardware implementations of DAPLink embed the same firmware with the same functionalities, and you should be able to rebuild DAPLink and update them if needed. # Update after modifications from OP CMSIS-DAP is defined in [relevant document on ARM software page](http://arm-software.github.io/CMSIS_5/DAP/html/index.html). You'll find all the details in [Reference](http://arm-software.github.io/CMSIS_5/DAP/html/group__DAP__Commands__gr.html) section. LTek may name its boards as they want, even if name is somewhat misleading. As I wrote above, all probes using DAPLink implementation as core firmware will provide the same set of functionalities. As for the SWD/JTAG support, the only limitation you may have on some boards will be hardware: if manufacturers did not provide connections for TDI and TDO, you are out of luck to make JTAG work with them. About SWDAP probe, [ARM's own page](https://os.mbed.com/platforms/SWDAP-LPC11U35/) states "The SWDAP is an open hardware design delivered as part of the mbed-HDK", that's why LTek is able to provide a verbatim clone. Discussion on this answer: Comment: Hi @Nipo, thank you very much. Your answer helped significantly to gain insight in the terminology used by ARM. However, there are still a few things unclear. I've restructured my original post, and listed the unclear stuff in 4 questions. Please have a look at them. I'd be very grateful :-) Answer 2 (2 votes): DAPLink states that it uses the CMSIS-DAP protocol, which is supported by OpenOCD CMSIS-DAP, as the name suggests, is a protocol and firmware developed by ARM - the company which designes the processor cores. The firmware itself supports both SWD and JTAG. <http://www.keil.com/pack/doc/cmsis/DAP/html/index.html?_ga=2.84588765.557139549.1541455299-619225292.1541455299> Judging by the PCB labeling (_"ARM University"_) the CMSIS-DAP probe is a reference implementation from ARM or their affiliate. ================================================================================
Discussion Chain ID: 405133 ================================================================================ User asked: USB hub and upstream/downstream speeds I am designing a USB hub that has a 2.0 upstream connection (pc is only 2.0). To one of the downstream ports I am connecting a Ethernet to USB IC capable of USB3.0 speed and Gb ethernet. My question is...does it make sense to have a USB3.0 hub IC or a 2.0 will be more than enough ? Will I get any boost in performance with a 3.0 hub ic ? Answer 1 (3 votes): **No.** The 2.0 upstream connection to your PC will be your bottleneck. Even with 3.0 hardware downstream, the devices will only be able to transfer data to the laptop at a 2.0 rate. Don't spend extra money or time implementing USB 3.0. ================================================================================
Discussion Chain ID: 405128 ================================================================================ User asked: Bourns PSL Snap-In Connector? I want to build a small console with the Bourns PSL slide potentiometers (nothing big, it's a just-for-fun project). Unfortunately, I couldn't find the right connector on their website. The [datasheet](https://www.bourns.com/docs/product-datasheets/psl.pdf?sfvrsn=9f9b77f6_5) doesn't seem to have the complete measurements (the bottom opening has no dimensions). I did search on their website but it looks like they only have spring loaded battery connectors. So my question: Can anyone recommend a connector that fits the Bourns PSL? Thanks! Answer 1 (1 votes): Bottom of your datasheet page 2.[](https://i.sstatic.net/SqZA4.png) Discussion on this answer: Comment: Yes, but where can I get a matching housing for this connector? I can't seem to find the right one :/ Comment: Which configuration do you have? Comment: Looking at the drawings and pictures it appears they are using JST headers so the 4 position would be a connector such as PHR-4 https://www.digikey.com/product-detail/en/jst-sales-america-inc/PHR-4/455-1164-ND/608606 Comment: I've got Configuration 1, I'll buy a few of the ones you specified, seems like they could fit! Thanks!! :) ================================================================================
Discussion Chain ID: 405120 ================================================================================ User asked: Replicating 0-5k resistance signal I am trying to essentially replace the accelerator pedal position sensor of an electric car. It's a 0-5k potentiometer type throttle. I have tried using digital potentiometers - MCP41010, 2 in parallel, and MCP41050, 10 in parallel. In the first case, it worked while the wheel were off the ground, but it doesn't work with the wheels on the ground. The second one works when the wheels are on the ground, depending on the battery voltage, the condition of the ground the vehicle is on, and I suppose a amalgamation of completely random factors. I think the problem is the current, because even 10 of them in parallel can handle only 10mA. I also tried connecting a 10k potentiometer to a motor. This worked, but it's unreliable and prone going haywire just from the usual jostling around that happens when the vehicle moves. Are there any other alternatives that I can try? I need a way to either (a) allow a greater current through while leaving the voltage that would build up across the potentiometer bank for a given resistance unchanged or (b) produce a variable resistance in a different way, so that it would allow more current through. Thank you in advance for your help. I really appreciate it. EDIT: The accelerator pedal model is [EFP-001](https://www.nocoev.com/product/EFP-001.htm). EDIT: I realised I should explain how the 10 50k potentiometer bank failed. When the battery is dying or when the vehicle is on rough ground, the motor starts slower. When that happens, the driver ends up putting more current through the pot in the pedal (or the circuit I replace it with). When the current exceeds the limit of the mcp41050, the circuit brakes. The driver detects this and stops, which causes the current to go back up again. This keeps happening at about once a second or so, and the vehicle does not move. EDIT: More detail on the rest of the components in the system:The motor is a 72V 5kW DC motor. The driver is the Curtis 1205M ([datasheet](https://www.nocoev.com/product/curtis/manual/1204m1205m_n.pdf)). What's installed in the vehicle is [this assemblage](https://www.nocoev.com/product/1205M-6B403_assemblage.htm) which includes the driver, all the other components needed, and the pedal. The wiring diagram of the pedal is given below: [](https://i.sstatic.net/tBpcA.png) Discussion: Comment: You should try to perform some measurements before designing a replacement. For instance, is the accelerator a simple rheostat (2 wires, cursor tied with one end) or a potentiometer (three wires)? What is the current flowing through it? Does it depend on the value of the resistor? What is the voltage at its terminals? All the information you can get may help to diagnose the problem a propose solutions. If you have a schematic of the pedal circuit, then, it will help a lot Comment: It is a simple rheostat (2 wires). The current flowing through it is 0mA at 0 ohms, but increases with resistance and the load on the motor (I've measured about 20mA). The voltage at the terminals usually goes up to about 3.5V (when the wheels are off the ground). Comment: It's quite unusual for the current to *increase* with resistance, are you sure it's not the other way around? Comment: Positive. I've measured the current when the resistance increases (and the drive motor starts to run). When the motor starts up, it draws more current from the pedal for some reason. Then it sort of levels out. Comment: Welcome to EE.SE! This appears to be a reverse engineering, modification, or repair question. Please be aware that such questions must involve specific troubleshooting steps and demonstrate a good understanding of the underlying design of the device being discussed, so that you can ask specific, focused questions that can be answered concisely. Otherwise, the question is far too broad. More information can be found here: [Is asking how to fix a faulty circuit on topic?](http://meta.electronics.stackexchange.com/q/2478/11683). Comment: My requirements are quite specific, I should think. I've managed to make it work with a potentiometer, so I just need to replicate it with a more reliable circuit. The digital potentiometers I've used so far don't work because they don't let enough current through. I was hoping there was a way increase the current I can send through the circuit while keeping the resistance the same. Comment: Current through the potentiometer shouldn't be high enough that you need to worry about it. There should be a pull up or bias resistor in the vehicle somewhere, and it should limit the current. Comment: Is it possible the controller uses a constant current source, and reads the voltage? That might be more reliable in a vehicle (electrically noisy environment.) The voltage might then rise above what your digital potentiometer wants to see. Comment: Or, maybe the voltage is just too high when the vehicle is operating for real. Comment: Operating voltage for both parts is 5.5 V. If you exceed that, it won't work right or might die. Comment: It definitely reads a voltage, as far as I can tell, but the current is 0 when the resistance is at 0, as is the voltage. I've never caught the voltage going over about 3.5V when the pedal is pressed all the way. I will try measuring both the current and voltage when it's moving, today if possible. I'm still pretty certain that the problem is current, because the wiper current of both parts is just 1 mA. Comment: What is the power source for the digipots? 5V or 3.3V? I would almost bet that you are powering the pots from 3.3V. Comment: Wait, did you read the datasheet of your controller? At page 10 and following the possible throttle circuits are shown. You can use a type 2 throttle, which is just a voltage source. Just provide the appropriate voltage (0-5V, you can use an ADC or a digipot) to pin J3 (one of the two terminals of the original potentiometer) and you should be fine. Much simpler than your solution. You will lose the possibility to diagnose the throttle from the controller, but without knowing the way it is implemented there is no possibility to implement it Comment: Yes, the digipots are supplied by a 3.3V supply. I'm running it from a STM32 board, so I use 3.3V to make communication easier. Comment: I would prefer to implement a type 2 throttle, but I don't have the equipment to change the settings of the controller, and even if I do, I'll be unable to switch it back to manual when I want to, short of installing a completely new pedal, which I don't want to do. Comment: And there's the problem. Answer incoming. Comment: If you edit in the information about the supply voltage, I'll upvote your question. Answer 1 (0 votes): The digipots' potentiometer pins only accept voltages between the power rails. You are powering the pots from 3.3V. The inputs to the digipots will be clamped to zero or 3.3V if you exceed the voltages limits. The motor controller uses a 5V signal for speed control. Your pots are clamping at 3.3V. You need to use a 5V power supply for your digipot - one pot should be sufficient. You might have damaged one or more of the digipots operating them incorrectly. 1. Convert to 5V operation. 2. Use a new (or known good) digipot. 3. Use logic level shifting between the processor and the digipot to deal with the 5V/3.3V digital signal conversion. * * * The datasheets for the pots mention that you cannot connect voltages outside of the power rails to them. Look for a section labeled "Resistor Terminals" in the table "DC Characteristics." The line "Voltage Range" says "0 to Vdd." That's "zero volts to supply voltage." Maximum supply voltage is 5V for both models of pot that you used. ================================================================================
Discussion Chain ID: 405116 ================================================================================ User asked: PIR sensor (HC-SR501) with n-Mosfet transistor not switching off I have none to less electronics background, with limited knowledge whatsoever. I've used some schematics from the internet <https://www.youtube.com/watch?v=ugDPdgGekNo> to put in place the below setup : [](https://i.sstatic.net/zzRhj.jpg) A PIR sensor (HC-SR501) + n-Mosfet transistor irfz24n + 9v battery to power on a 9v led light bulb. The problem is that with this setup, the led light bulb doesn't turn off when no motion is detected, it remains opened. I have measured aside the PIR sensor outputs: it's 3.6V when some motion is detected and when no motion is detected it drops to 0v. Any advice on what is wrong is appreciated. Discussion: Comment: Please include a schematic. Comment: Your Imgur image is pretty, but, PLEASE, draw a schematic. Comment: "it remains opened" - what does this mean? Answer 1 (2 votes): This is the correct pin-out for the MOSFET you are using (superimposed on to your incorrect pin-out): - [](https://i.sstatic.net/F3UgI.jpg) Answer 2 (0 votes): Unless I am misinterpreting your image (and you really should use the schematic editor), you have connected the gate to ground and the source to the output. This will not work. What you want is [simulate this circuit](/plugins/schematics?image=https%3a%2f%2fi.sstatic.net%2f0pqkI.png) - Schematic created using [CircuitLab](https://www.circuitlab.com/) ================================================================================
Discussion Chain ID: 405113 ================================================================================ User asked: Arduino MKR Vidor 4000 Can it capture the image in full Rpi camera resolution and save it somewhere? Thank you for your time. Discussion: Comment: What does the data sheet(s) of the devices tell you? Comment: W'ah? or in other words: huh? Comment: Its a new board, it doesnt have much info on it. It only says it has high speed DPS and MIPI camera. I know it has very powerful CPU on it, it should be capable, but wanted to make sure. Answer 1 (1 votes): The [Raspberry Pi camera](https://rads.stackoverflow.com/amzn/click/B01ER2SKFS) is an 8-megapixel sensor. The [Arduino MKR Vidor 4000](https://www.sparkfun.com/products/14870) has 8 MB of on-board SRAM. So the answer is no, with only 8 bits per pixel, the board cannot store an uncompressed image from the camera. It would normally require 2× (YUV 4:2:2) to 3× (RGB 4:4:4) that amount of memory. The best you could do would be to store a "raw" (Bayer-encoded) 8-bit image for post-processing elsewhere. BTW, while the board does contain a relatively powerful SAM D Cortex-M0+ based microcontroller, the primary feature that gives it its real power is the FPGA -- this is going to require knowledge of hardware design (and HDL) in order to make use of it. What are you trying to do? For most applications, it would be easier (and cheaper) to plug the camera into an actual RPi. ================================================================================
Discussion Chain ID: 405102 ================================================================================ User asked: What exactly are low speed devices? The definition of I2C is - "A multi-master multi-slave serial bus used for communication between **_low-speed devices_** ". However, I have been searching the web for a concrete explanation for this but can't seem to find any, and other search results are troubleshooting tips for related errors. The closest I got to a definition was these restrictions listed in the explanation for [how USB works](https://www.geoffknagge.com/uni/elec101/essay.shtml#Ch5): * The maximum packet size for data transfers is 8 bytes * They cannot use Isochronous nor Bulk Transfer pipes * May only have 2 endpoints other than the zero endpoints What are some examples of low-speed vs high-speed devices and what exactly does "speed" (speed of data transfer?) mean in this case? My guess was that low-speed devices use serial transmission whereas high-speed devices use parallel transmission, but I am really unclear about this. I am a newbie with regards to electrical engineering and would appreciate if a less technical/guided explanation could be given, thank you! Discussion: Comment: Parallel communication is actually limited to comparatively low-speed applications. The very highest speed devices use what's called multi-lane serial communication, which is multiple serial links working in parallel, with an individual clock for each one. Parallel communication has a single clock for the whole bus, and this is largely what limits its speed. Comment: More a question of "in comparison to something else." I2C is slow in comparison to, say, the video stream of a USB video camera - though i2c may well be used to configure the video capture in the camera. By comparison, though, i2c is fast if the other communication channel(s) available are RS232. I2C is often used in combination with other devices that have faster channels available, but need to communicate with (relatively) slower things. Comment: From the perspective of a rocket engineer, probably all that are used on the ground Answer 1 (1 votes): Low speed is somewhat subjective; in the case of I2C, the _standard_ speed is up to 100kb/sec, full speed (previously known as high speed, confusingly) is 400kb/sec. These are the two most common speed ratings. The packet size and payload sizes generally are not impacted by the speed definition, although most interfaces have 8 and 16 bit payloads, but may easily have more. The "low speed interface" terminology was introduced (quite informally) to distinguish these interfaces from high speed interfaces (operating at several Mb/sec such as [10/100 ethernet](https://engineering.stackexchange.com/questions/3005/what-is-the-10-100-1000-base-t-laser-transceiver-rate-unit-signifying) or even Gb/sec rates such as [Fibre channel](https://en.wikipedia.org/wiki/Fibre_Channel), [PCI Express](https://en.wikipedia.org/wiki/PCI_Express), [Infiniband](https://en.wikipedia.org/wiki/InfiniBand) and the fairly recent [100GE ethernet](https://en.wikipedia.org/wiki/100_Gigabit_Ethernet) to name but a few). Many high speed interfaces are serial in nature (there are advantages at the physical layer due to [signal skew](https://www.nxp.com/docs/en/application-note/AN2582.pdf) issues in parallel interfaces). As I noted, there is not really a hard definition, but generally, interfaces running below perhaps 1Mb/sec are usually considered low speed. Answer 2 (0 votes): "Low speed" is a vague definition, on purpose. You also hear about "low power" and "low frequency". If you look up what they mean, "low" can be 1kHz, or 5MHz. 1 Watt or 100 Watts. The rule usually applied is that if it is "low" it is low enough not to worry about. For instance, a high power motor means that you need to consider the cooling of the device during use. Whereas low power motors means that they will easily handle the heat loss etc during normal use in normal environments. To put another example, on a power grid, frequencies of 1kHz could be considered as high, as the distances the wires travel over means that you run into issues due to the frequency. Meanwhile a 1kHz signal on a 5cm PCB would be low signal, as the issues with the design are unlikely to be due to the frequency. Back to I2C, they are talking about low speed devices which are slow for the usual set up. So they would be updating a few hundred times a second on a small PCB. This compares to a high speed sensor which could be updating at thousands, or more, times a second. But if you have a larger set up, over a metre or so, you will need it to update slower. The reason for this is the way that I2C works. The data and clocks lines are pulled high to power rail by a resistor, which means that the data rate is limited by the size of this resistor and the capacitance of the line (which is made up of parasitic in the PCB and in all the components on the line). To answer you question: depends. Low is relative term. Answer 3 (0 votes): There is NO universal formal definition of "Low-speed device", and the USB one, for example, is specific to the USB specification. I2C uses (in most cases) passive pull up and is only actively driven low. This limits the speed the bus can operate at because it takes time for the pull-up resistors to charge the bus capacitance sufficiently to pull the bus high. Usually, for I2C the standard limits are either 100kHz or 400kHz, but there is an (uncommon) variant that goes faster (With an active pull up, but really SPI is the more common approach if you need speed). For the sorts of things you usually hang on I2C this is fine, we are mostly talking about temperature sensors, very slow IO, configuration interfaces, power regulators, fan controllers, that kind of mostly housekeeping stuff where a hundred microseconds or so to complete a transaction is no big deal because you are not doing them that often. ================================================================================
Discussion Chain ID: 405099 ================================================================================ User asked: How to get 50 Hz sine wave from inverter bridge driving PWM pins of MCU I am using this circuit to see the sine wave coming from a DsPIC Pins to check the shape of sine wave created from my sine table. PWM frequency is 18 kHz [](https://i.sstatic.net/5tFjd.jpg) But the sine wave does not seem to be not filtered properly. Also it seems to pick up some other noise or making its own oscillations when connecting the debugger to PC. How should be the calculations or value for this filter or is there any other better options to see the sine-wave from my PWM output pins? Image added. Below is the ground referenced Waveform on Pins [](https://i.sstatic.net/xzI42.jpg) Discussion: Comment: This cannot be answered without understanding the sequencing and voltage levels on L1,2 and H1,2 relative to each other. You should also not connect a scope to anything other than a single-ended, ground referenced signal without special apparatus. Comment: Each PWM Pin is switching between ground and 3.3Volts. Both PWMs run on central aligned, Pins in complement mode, PWM with 50% duty cycle which creates effective duty cycle as 0. Then sine point value is scaled and added to One PWM and subtracted from the other PWM which creates an effective duty cycle which updated in 360 equally spaced points in 20millisecond Sine wave. Comment: Draw a picture. Comment: Better yet, show us the actual waveforms you're getting on the four PWM pins, as well as the composite waveform you're seeing across the capacitor. On the face of it, it seems odd to connect H1 and L1 to opposite sides of the capacitor, but perhaps there's something funny going on with respect to the polarity of the drive signals. Also, the cutoff frequency of your filter is about 480 Hz, which is going to pass a lot of 50 Hz harmonics, distorting your waveform. Answer 1 (1 votes): Try filtering separately, only `H1`, for example. If you get results, `L1` should give the 180 degrees version, while `H2` and `L2` should give similar results. This looks like a 3-level PWM, so coupling `H1` to `H2` with the RC filters, and `L1` to `L2` should give you the two point differential filtering necessary to reconstruct your signal, `V(H1_H2) - V(L1_L2)`. Here's a quick'n'dirty simulation showing what you tried and what I mentioned (please note that I am making an assumption about the PWM, I don't know what you have there): [](https://i.sstatic.net/Qle7h.png) Discussion on this answer: Comment: Let me try this method. btw may I know how that simulation model created for that PWM? I was never able to figure out how I can create that PWM pins in Multisim Comment: @user2454516 I used LTspice, but most simulators should have some ideal comparator, or similar. That's the role of `A1` and `A2`, even if they are actually Schmitt triggers. In rest, sine source (`0.8V@50Hz`) and ramp (`[-1,1]V@18kHz`, plus inversion with `E1`). Don't forget that I *assumed* a three-level PWM, given your simplistic drawings of waveforms. If it's some other type, all bets may be off. Comment: I think my PWM is different from what I have communicated. This arrangement is not giving that waveform I am looking for . But no problem, as suggested in one of the above rsponse, I have lowered the cut of value to 50hz by replacing the 10nF by 100nF capacitor in my original circuit. Now I can get more stable wave forms. I think this filter I am trying is resonating in 50hz by picking up 50Hz ripple and creating another waveform which confuses the scope. I need to be more cautious about my power supply and oscilloscope Auto set mechanisms.. Thanks for support Comment: @user2454516 Hope it works, but, you know, I have to say it: it would have helped much better to use the pictures from the oscilloscope rather than doodling on paper. ================================================================================
Discussion Chain ID: 701397 ================================================================================ User asked: KY038 sound sensor: Voltage to SPL I'm writing code to measure frequencies with a KY038 microphone sound sensor. It uses an LM393 voltage comparator. How do I convert voltage to sound pressure level (SPL)? Answer 1 (0 votes): The microphone outputs some amplitude at some SPL level. If you don't know the specs of the mic then you need to measure how much voltage is output at which SPL level. Answer 2 (0 votes): You need know both the [sensitivity of the microphone](https://www.analog.com/en/resources/analog-dialogue/articles/understanding-microphone-sensitivity.html) and the voltage gain of the preamp. You can calculate the value from the combination of these two. With the mic you have, you might not have that spec available. Also, gain on a trimpot is not ideal as you need to measure the gain after adjustment. You might be better trying to find a sound source which approximately know the level of (at, say, 1m) and using that. You can find [tables of SPL](https://en.wikipedia.org/wiki/Sound_pressure#Examples_of_sound_pressure) which might help. **(EDIT)** _it turns out that there is no preamp, and this module really only has a comparator. You cannot do SPL measurement with this, other than saying that the momentary sound level was over some threshold, which is pretty much useless without some averaging. If you want to make some form of sound level meter, the KY038 module is not suitable._ Discussion on this answer: Comment: The gain of preamp is assumed to be 1 as the module contains no preamp. Comment: "This sensor has three functional components on its circuit board: The front sensor unit, which physically measures the environment and outputs it as an analog signal to the second unit, the amplifier. This amplifies the signal depending on the resistance set on the rotary potentiometer and sends it to the analog output of the module." Comment: ... which is expected, as without a preamp, the output would probably be about 5mV or so. Comment: That marketing talk is nonsense. There is no amplifier. All the trimpot does is set the DC bias to mic. The mic analog out is directly from the capsule and that analog voltage is simply compared with half-supply reference from resistor divider. The comparator output drives the digital output and the second comparator which drives a LED. The comparator is an LM393, so there is even no op-amp onboard. Comment: OK I found a schematic, you are right. What a really stupid design. ================================================================================
Discussion Chain ID: 405094 ================================================================================ User asked: How is a load cell made? Someone know how a common cheap 4-wire load cell is made? I'm referring at one that it is in the cheap Chinese scale, like [this](https://www.sparkfun.com/products/13329). In particular, using a multimeter, I would try to identify the structure of load cell for simulation purpose. I know that there is the Wheatstone bridge under the load cell, but I'm unable to identify correctly the shape of it (eg how many strain gauges are in the load cell) and the resistor values. What kind of measures is useful to identify this kind of load cell? Discussion: Comment: Question can easily be answered with a Google search. Should be closed - insufficient research. Comment: I'm sorry sir, but google tell me more and more thing. After good searching i'm unable to know how idenfity this kind of load cell. But If you are a google guru, please, link me some useful page, document or similar, because i'm a stupid man and i'm unable to find that i search. Comment: On the page you linked, there's a documents tab, under which there is a link for "Getting Started with Load Cells". What gaps remain after you read that? [sparkfun: Getting Started with Load Cells] (https://learn.sparkfun.com/tutorials/getting-started-with-load-cells) Comment: @Christ Knudsen, I have already read this page. The problem is that this page speak in general terms and not into specific terms. This page not tell nothing about how to identify the load cell and what measure one should do for identify the bride resistors. Using a multimeter i measure two different resistor values, depending on what legs of the load cell i using to acquire the value. In this case how i identify the resistor value? Also, this tell me that the strain gauges used in my load cell aren't the same and maybe the number of they are two or four? Answer 1 (1 votes): A typical 4 wire load cell has 4 resistors in a bridge. They are wired so that opposing resistors are to experience the same strain and adjacent resistors are to experience the opposite strain. This results in the excited load cell being forced out of a balanced condition under load and a voltage to appear on the sense pair under load. When measuring a load cell you can find opposite terminals by measuring the largest values between two terminals. This will be equal in value to the element resistance R=(R+R)||(R+R). If you measure across two adjacent terminals you should read a value of R'=R||R+R+R=0.75R. If the top and bottom pairs are not equal in value you will have a much harder time determining the exact values as you will have to take more readings and possibly short out other terminals to gain enough known values to calculate the unknowns. It is certainly possible but less fun. Once you have found the opposite pairs of terminals you need to provide a excitation current and then see which polarity the sense pair supplies and determine the gain of the bridge with applied maximum load. If you plan to use some cheap devices with little documentation then I would purchase a bunch, and test them to load and current and temperature destruction (dielectric insulation too), check the gain and resistance tolerance and yield and THEN if they meet your need I would order a lifetime supply hoping to receive the same type and redo the tests in case they are from a different batch. If you need to reorder do so from a reputable source with a data sheet and pay for them from the profits of your first successful run. Discussion on this answer: Comment: your answer make sense to me. I know the load cell cable signatures, so i know what are the adjacent and opposite terminal. Also i obtain the same result of your formulas that are ~996 ohm for the opposite terminals and ~750 ohm for the adjacent terminals. Now this values make sense to me. I not have buyed this load cell, but i have obtained it from cheap chinese scale, so i haven't any documentation except the maximum scale loads. I need it for an university project. The main problem is modelling the load cell and make some simulation before design the conditioning circuit. Comment: You can gain a lot of information about the excitation needs by examining how it was connected in the original circuit. Comment: This is a bit complicated! The strain gauge is attached to the load cell by a white material (like silicone) so i can't see how the circuit connections are made. I can only measure voltage and resistance between the load cell terminals. Comment: No need to expose the strain elements, search for pictures on the net if curious. I was suggesting measuring and inspecting the original circuit that was powering it to see what the drive voltage or current was. Comment: Ah! ok, I can do this! ================================================================================
Discussion Chain ID: 405093 ================================================================================ User asked: Gain of a feedback amplifier with base to collector resistor I'm able to solve this problem using the concept of Miller resisitance however I'm having an issue solving this problem using the concept of feedback amplifiers. Can someone help me solve this problem using the concept of feedback amplifiers ? This is a question asked in a competitive exam GATE in India and is no homework problem. Only one among the 4 options is the correct answer. [](https://i.sstatic.net/3d6FE.jpg) Discussion: Comment: I'm voting to close this question as off-topic because it isn't homework, it is an **EXAM** question. Comment: This is an exam conducted in national level long back and also official key for the exam is released therby I know the answer as 10. I'm using the question only to build my concepts in bjt amplifiers. Comment: I'm voting to close this question as off-topic because homework without an attempt at a solution is off topic Answer 1 (2 votes): [ this answer, tho accepted, needs additional review ] [looks like the EXAM question is primarily --- do you understand bipolar biasing? --- and a smidgeon of feedback theory. ] The standard feedback formula Transfer function = G / (1 + G*H) works just fine. You have 4 cases of G: 200, 100, 20, 10 And your H (perturb the output, and 1/11 is the feedback ratio) is 1/11. Thus you have 200 / 1 + 200/11 100 / 1 + 100/11 20 / 1 + 20/11 10 / 1 + 10/11 ========== first pass of linearized model ======= [simulate this circuit](/plugins/schematics?image=https%3a%2f%2fi.sstatic.net%2fnChuO.png) - Schematic created using [CircuitLab](https://www.circuitlab.com/) Only if 'gm' [ delta_amps_out / delta_volts_in ] becomes infinite to make open-loop-gain become infinite, and if 'Rin' [ beta / gm ] becomes infinite to make the feedback division defined only by 10K an d100K, does the "10" become the answer. We have to reverse-engineer all the port-definitions of the series-shunt model, as suggested by the wiki article. Discussion on this answer: Comment: Those are the final options not gain without feedback Av . Only one among the 4 options is the correct answer Comment: Then you need to decide what is the operating point. Given the VDD is the very special 13.7 volts, subtracting 0.7 for Vbe, and 1v Vbc, we have exactly 12 volts across the 12Kohm resistor, thus 1mA Ic. Which makes gm = 1/26 ohms at room temperature. The openloop (base to collector) gain is 12,000/26 or about 400X. Since 400X is not one of the choices...... Comment: Yeah , the correct option is 10. I did try the method you mentioned . I was able to get the answer using Miller resistance method but not using feedback amplifier analysis. The answer however is 10. Comment: Judging from the ratios, the gain is 100K / 10K = 10, +- some error set by the openloop gain. Comment: How can it be 10 using feedback amplifier analysis ? Comment: There are 4 topologies: series-series, series-shunt, shunt-series, shunt-shunt. Which is this? (the feedback is shunting the output, the feedback is in series with the input). Here is very good Wikipedia article https://en.wikipedia.org/wiki/Negative-feedback_amplifier Comment: Ahhhh if the input were the emitter (non-inverting input), then the gain would be 11X. And the Wikipedia article does bring up this case. Comment: The "standard feedback formula" as given at the beginning does NOT apply here!! It neglects the input damping factor . More than that, it is wrong to assume that G is the closed-lop gain. In this formula, the open-loop gain must a´pperar only! Hence, the whole answer cannot help at all. Comment: If very little signal current flows thru the R4, the 2,600 ohm resistor, then the AC base voltage is very accurate. Can we compute that? Answer 2 (2 votes): The **feedback formula** to be applied is (remember the inverting opamp gain formula) **Av=-AoHf/(1+AoHr)** with Ao=open-loop gain; Hf=forward damping **Hf=RB/(RB+R1)** ; Hr=return damping (feedback factor) **Hr=R1/(R1+RB)**. We have R1=10k and RB=100k. For finding the open-loop gain Ao we need the DC collector current Ic which can be found (using VBE=0.7V): **Ic=1mA** ; and **gm=Ic/Vt=0.04mA/V** ; and **Ao=-gmRc=-480**. Inserting these values into the gain formula for Av we arrive at app. **Av=-10**. (Note: We have not used the Miller effect because the factors Hf is defined for zero output). **EDIT/UPDATE** : In the above calculation, the finite input impedance at the base node was - as a first step - neglected. The value of r,in is to be caculated at first: r,in=beta/gm=100/0.04=2.5 kohms. In this case, we have Hf=0.2 and Hr=0.02. Aplying the given feedback formula, the resulting closed-loop gain is app Av=-9.1. Discussion on this answer: Comment: The formula is giving current answer. Could you please tell me how you arrived at the formula ? Comment: It is the well-known formula (introduced by H. Black) for systems with negative feedback - and can be found in all textbooks dealing with feedback (in particular, control system articles/books). Comment: Sir, is the formula valid for other feedback configurations as well ? If you could recommend a link with considerable problem set it would be highly helpful . Comment: I feel that you're linking it to A/1+AB formula in control system and here B= Hr and Hf is some voltage divider model. But how can we derive at this formula for the feedback amplifier ? Comment: Yes - an amplifier with negative feedback can be treated as a special control system. Remember the classical gain formulas for operational amplifiers. Note: In my contribution, I have neglected (as it is normal for opamps) the influence of a finite input resistance of the active device. In an update I will give the results for a finite input resistance r,in at the base. Comment: Sir , Im comfortable finding the input resistance but I'm not able to link it to the concept of feedback amplifiers . Request you to please update or suggest a link from where I can study the derivation of the concept that you have applied. Thank you for the concept, you were able to generate high levels of interest in the question with the way you explained. Comment: The forward damping factor Hf is defined as the portion of the input signal that arrives directly at the input of the amplifier (base node) if the output signal is set to zero! Hence, we have a simple voltage divider with 100k||r,in. Similarly, the feedback factor Hr is the portion of the ouput signal that appears at the base node if we set the input signal to zero. Now we have another voltage divider with R1||r,in. Comment: Sir, the formula now has become very clear for me now . I have been working hard on the problem from the moment you gave the solution. I did draw the small signal model and derived the exact voltage gain equation for the problem after writing a few kvl equations and then doing the necessary substitions. However from the exact answer Im not able to reach the feedback amplifier formula that you mentioned . Could you please help with derivation of the formula -Ao.Hf/(1+Ao.Hr). Is this formula valid for any feedback amplifier ? Is this like your own patended formula sir? Comment: Sir,I also tried another problem of the same model and understood the concept that approximate voltage gain will be -(RB/R1) when I+AO.Hr is approximated to Ao.Hr , so the approx answer here is -(RB/R1). I'm in all the cases stuck at the derivation of the formula. Comment: As I have mentioned, the formula is the classic equation for any feedback system. There are many internet contributions dealing with this subject. See for instance here: https://www.electronics-tutorials.ws/systems/feedback-systems.html Comment: Sir, here all cases of sampling and mixing alongwith the 4 types of feedback amplifiers is mentioned. I was looking for the derivation of the formula you mentioned -Ao.Hf/(1+Ao.Hr) Comment: Sir, I just derived the formula you mentioned. However the approximate answer using the formula is -7.55 and not -9.1. Could you please verify ? Comment: What are your values for Ao, Hf and Hr ? Comment: You were totally right sir , I had made a calculation error. Now the concept is very clear . I derived the formula you mentioned and calculated the answer , also I tried solving it using the small signal analysis and verfied the answer as well. Thanks a lot sir for the help . ================================================================================
Discussion Chain ID: 405089 ================================================================================ User asked: How can relays be rated at 10A for both 240VAC and 120VAC? I have a small W1209 DC12V thermostat PCB that's had a small 12VDC relay attached. The print on the relay says that it can do 5A @ 240VAC and 10A at 120VAC. That makes sense, as both of those equal 1200 Watts. However I'm wanting to wire it to a 2000 watt load at 240VAC. So have been looking at other relays I can replace the one on the PCB with. And I'm seeing a fair number of relays which rather than having an `10A @ 240AC & 5A @ 120VAC` rating they have a `10A @ 240VAC & 10A at 120VAC` So how is that possible? Is the relay that has 10A for both built for 10A @ 240, and 20A @ 120 too much for it, or is the rating fudged somehow? Discussion: Comment: The ratings are kinda independent on each other. In the closed state it doesn't care too much about the voltage since all that matters is the amps and the resulting voltage drop and power dissipation Comment: That's what I thought, its the Amps that's causing the build up of heat, which is why they're also rated for 10A at 30VDC. But how come one is rated for half the power at 240V when another relay is rated at the same Amps for 240? Comment: The higher the voltage, the better you have arcing across the contacts. If you drive inductive loads you multiply that voltage, so the real max arc voltage is maybe reached earlier then. Comment: If you think the current rating may be fudged, why do you chose to trust the voltage rating? Answer 1 (1 votes): There are a large number of design elements that affect the current and voltage ratings, technically, and then there are the approvals they choose to get. Many relays have multiple ratings, depending on the safety standard to which they are tested. Generally "watts" is not the limiting factor, it's amperes for heating, and the voltage for contact opening. The wear on the contacts can also be limiting and that's affected by factors such as the inrush current of the load and any reactance (eg. inductance) in the load. Generally small relays are rated for some number (100,000 is typical) life at full load, and you can derate that (eg. operate a 20A relay at 5A) to get a better lifetime. It's not that common to find a drop-in relay that will give you substantially more life or current rating with the same load and contact metallurgy-- relays are fairly well optimized. You'll usually find the higher rated relay will draw substantially more coil current (perhaps that your existing circuit cannot safely handle) or will be substantially larger or both. Your best bet may be to operate a larger relay or contactor with your small relay. Discussion on this answer: Comment: Yes, the plan was to perhaps have the current relay run the coil on a larger relay, if replacement is too tedious. So is it correct that if a relay is rated for 10A at both voltages, it can do it, but if used on a higher voltage at 10A, it will degrade faster due to more arcing. So would you consider that the relays that half the rated Amps for 240 are mostly erring on the side of caution due to the increased arcing? ================================================================================
Discussion Chain ID: 405088 ================================================================================ User asked: If neutral line touches the live wire, how to protect the devices connected due to neutral fault? If the neutral line accidental touched the live wire, then due to momentary surge the home appliances connected gets damaged, what are the ways to protect the devices. Would RCCB be helpful to protect the home appliances. Initially I thought the devices are burnt due to high voltage hence installed servo stabilizer but even that got affected. Discussion: Comment: Whenever it happened to me, the breaker tripped and everything else was fine. Comment: So, what was the original protection, has it now improved since fitting the RCB? Comment: Original protection is just MCB which gets tripped but before that the devices are damaged. I need to know if RCCB would be helpful in such case. Comment: RCCB detects current going to earth from either live or neutral, not current between live and neutral as that's where it normally goes. Comment: An RCCB would not trip in this case (except due to over-current on the short). An Arc Fault Interrupter breaker might trip (there are two types, one trips on open/closed circuit arcing and the more advanced one also faults on phase/neutral arcing). Comment: If my neighbourhood had such strange mains fluctuations I would log the voltages for a while. Adding a resonant voltage conditioner before your sensitive loads (don't use if for heating or large motors) may be a way to reduce short dips and spikes. If the supply is really bad then look at inserting a robust UPS on your sensitive loads. Answer 1 (2 votes): > If the neutral line accidental touched the live wire, then due to momentary surge the home appliances connected gets damaged, what are the ways to protect the devices. If neutral touches the live wire there will be a surge in current through the short-circuit but the voltage will _drop_. That will typically not cause a _surge_ in voltage. The regular MCB should trip. Answer 2 (0 votes): In many smart homes with sensitive electronics and appliances, I have installed a surge protector at the electrical panel. They do not take up much room. It protects against accidental surges in the 120-240 volts entering the home from such things as lightning strikes. Discussion on this answer: Comment: Thank you Michel for the info , is the surge protector similar to the MCB and should be connected parallel to the home line circuit? Comment: The surge protector comes with instructions you should follow and it's been a while since my last installation, but yes, I believe it's smaller than the MCB and the kind we bought were installed just outside the panel with leads entering the panel through the normal 1/2" k.o. Answer 3 (0 votes): Circuit breakers or fuses will provide protection from short circuits; shorts quickly develop very high currents and quickly trip breakers or melt fuses. An RCCB will not do anything extra to stop a line to neutral short. The RCCB trips when it senses a ground fault when it detects a current imbalance between the line and neutral. With a line to neutral short, there is high current but no imbalance. ================================================================================
Discussion Chain ID: 405086 ================================================================================ User asked: Reading from Keysight Scope to MATLAB I have a DSO-S 104A scope. I have it connected through a USB 3.0 cable to a PC with MATLAB. I want MATLAB to read the waveform from the scope into a vector. I'm sampling packets of pulses, the frequency of the packets is 10 KHz. Currently I'm using the following code: h=1; %Number of packets to sample (from 1 to 10K) for k=1:h empty=0; data0 = query(scop1, 'WAVeform:DATA?'); r=0; while not(empty) data1=fscanf(scop1); empty=isempty(data1); data0 = sprintf('%s%s', data0,data1); r=r+1; end Data=str2num(data0); DATA(:,k)=Data; end This reads each point on the scope and assembles them into a string, which is then converted into a vector. My issue is that this process is incredibly slow. At the packets rate of 10 KHz to obtain an acceptable resolution I need to sample at least 3000 packets, and at the speed that I'm currently doing it it will take an hour at least. Does anybody have a better way to read from a scope? Discussion: Comment: You could preview the question before posting, I'm not sure what's happening but it looks like half your code is code and some parts is not? Comment: If this exchange has any forum related to programming, put this question there, because your electrical interface is working, you are getting data onto MATLAB. you need to vectorize your code. Ask on correct forum. Comment: Are you opening a new connections for every query? Comment: It seems the "query" command includes the ability to convert the received data - you need to give it a conversion for "rformat" and probably for "wformat." Might be faster than what you are doing. Comment: I'd highly recommend giving your local Keysight support center a call. They're super helpful! www.keysight.com/find/contactus ================================================================================
Discussion Chain ID: 405078 ================================================================================ User asked: Calculating input impedance of 3 port network I am trying to derive a expression for calculating the input impedance of a 3 port network to use as direct calculating code and avoid SPICE/simulator solving of the same. I am able to solve the input impedance of a 2 port system with a load, \$Z_{load}\$, connected to port 2. The impedance looking into port 1 would be (by solving basic 2 port theory): $$ Z_{in} = Z_{11} - \frac{Z_{21}Z_{12}}{Z_{22}+Z_{load}} $$ If I have a 3 port network with 2 ports connected to different loads, \$Z_{load1}\$ and \$Z_{load2}\$, how can I generate an expression for \$Z_{in}\$ looking in from port 1 starting from only the Z-matrix, \$Z_{load1}\$ and \$Z_{load2}\$? Discussion: Comment: Can you use LaTex to type in your equation? It looks better. Comment: Didn't you think it relevant to actually show the circuit of your 3 port network? Comment: @Andyaka I believe he's referring to the 3-port version of a generic [two-port network](https://en.wikipedia.org/wiki/Two-port_network) instead of a specific circuit. Comment: @Andyaka Im sorry if my question wasnt too clear, but as Sven mentioned, it is for a generic network Answer 1 (2 votes): The 3-port can be described in 3 equations, using $$\left(\begin{matrix} V_1 \\\ V_2 \\\ V_3 \end{matrix}\right) = \left(\begin{matrix} Z_{11} & Z_{12} & Z_{13} \\\ Z_{21} & Z_{22} & Z_{23} \\\ Z_{31} & Z_{32} & Z_{33} \end{matrix}\right)\left(\begin{matrix} I_1 \\\ I_2 \\\ I_3\end{matrix}\right)$$ I will now load ports 1 and 2, while using port 3 as the input. Adding two loads adds two new equations $$\begin{align} V_1 &= -Z_{L1}\cdot I_1 \\\ V_2 &= -Z_{L2}\cdot I_2 \end{align}$$ This can be inserted into the matrix notation: $$\left(\begin{matrix} Z_{11} & Z_{12} & Z_{13} \\\ Z_{21} & Z_{22} & Z_{23} \\\ Z_{31} & Z_{32} & Z_{33} \end{matrix}\right)\left(\begin{matrix} I_1 \\\ I_2 \\\ I_3\end{matrix}\right) = \left(\begin{matrix} -Z_{L1}\cdot I_1 \\\ -Z_{L2}\cdot I_2 \\\ V_3 \end{matrix}\right)$$ Which is the same as $$\left(\begin{matrix} Z_{11} + Z_{L1} & Z_{12} & Z_{13} \\\ Z_{21} & Z_{22} + Z_{L2} & Z_{23} \\\ Z_{31} & Z_{32} & Z_{33} \end{matrix}\right)\left(\begin{matrix} I_1 \\\ I_2 \\\ I_3\end{matrix}\right) = \left(\begin{matrix} 0 \\\ 0 \\\ V_3 \end{matrix}\right)$$ Since we want to solve for \$Z_{in} = \frac{V_3}{I_3}\$, we can use Cramer's rule to find $$ I_3 = \frac{\left|\begin{matrix} Z_{11} + Z_{L1} & Z_{12} & 0 \\\ Z_{21} & Z_{22} + Z_{L_2} & 0 \\\ Z_{31} & Z_{32} & V_3 \end{matrix}\right|}{\left|\begin{matrix} Z_{11} + Z_{L1} & Z_{12} & Z_{13} \\\ Z_{21} & Z_{22} + Z_{L2} & Z_{23} \\\ Z_{31} & Z_{32} & Z_{33} \end{matrix}\right|}\ $$ Or also $$ Z_{in} = \frac{V_3}{I_3} = \frac{\left|\begin{matrix} Z_{11} + Z_{L1} & Z_{12} & Z_{13} \\\ Z_{21} & Z_{22} + Z_{L2} & Z_{23} \\\ Z_{31} & Z_{32} & Z_{33} \end{matrix}\right|}{\left|\begin{matrix} Z_{11} + Z_{L1} & Z_{12} & 0 \\\ Z_{21} & Z_{22} + Z_{L_2} & 0 \\\ Z_{31} & Z_{32} & 1 \end{matrix}\right|} $$ Discussion on this answer: Comment: Thank you very much for the very clear derivation of the expression. Which position of the resultant 3x3 matrix generated would be used as the Zin term to be plotted? I tried implementing this expression in Python( taking inverse of the denominator matrix and multipying with numerator array to generate a 3x3 matrix) but could not match the result with simulator output ( sorry but unable to reproduce code due to company restrictions) Comment: [Cramer's rule](https://en.wikipedia.org/wiki/Cramer%27s_rule) involves calculating determinants, ie. scalars. The result is not a matrix. \$|A| = det(A)\$. Comment: Thank you for the clarification. Really appreciate your help in understanding this complex problem ================================================================================
Discussion Chain ID: 405076 ================================================================================ User asked: LM324 instrumentation amplifier gain and offset problem I want to translate a Pt100 RTD to a 0-10V range, to be read by a PLC. I designed a circuit (instrumentation amplifier) using the LM324 op-amp. It is powered using a single 12V supply.The resistor R11 is to be referred to as a Pt100 RTD. I am supposed to get 0 volts at RTD resistance 100Ω, but I get either 2.2V or fluctuating mV if I adjust the pot R4. Also, I am supposed to get 10V at RTD resistance 250Ω, but I get only 6.5V. As per the gain calculations I took all flexible possibilities. However R4 (the gain pot) doesn't change the gain much. Where am I going wrong? [simulate this circuit](/plugins/schematics?image=https%3a%2f%2fi.sstatic.net%2frYZ0i.png) - Schematic created using [CircuitLab](https://www.circuitlab.com/) * * * Update from the comments: You can think of R11 as a Pt100 heated from 0 to 400 degree C, giving 100 to 250 ohm resistance. Discussion: Comment: "Pot R12"? I see POT R11. "floating mV" - do you mean that the mV signal at the output is rising up and down irregularly - hint - "floating" is a word reserved for a signal that does not (or appears not to) have a ground connection reference. Comment: yes rising up and down (What I mean by floating). Comment: You won't get the output of the LM324 able to get near 0 volts without loading it with something like a 1 kohm resistor to the 0 volt rail. Comment: @Andyaka I tried the 1K load. no difference at all. What I am curious about is the gain set by R1 and R4 combination. Should I try making OA1 and OA2 unity gain buffers and then amplify in the next stage? or add one more stage all together? Please suggest. Comment: Can you possibly find a more complicated way to do this? Comment: @RobertEndl I don't think anything simple is working right now. I have been puzzled by this for more than 2 weeks. Can you please suggest something? Comment: Have you double-checked (as in, actually measuring the value in-circuit) that R11 is properly installed and changing value? Comment: Ohbhatt I found a bunch of circuits on Bing Images, but they tend to use more expensive and exotic parts. Maybe I should take my comment back. Comment: @WhatRoughBeast Yes I checked it with a Real Pt100 as well as I put a potentiometer in there to verify. Comment: @RobertEndl That's Okay, this is one of the most common forms of Instrumentation amplifiers on the web the 3-Op-Amp. There are tuned and assembled INA109 and AD620 ampilfiers dedicated for these applications, available in the market but are really expensive. I am working on a budget. Also, where I am from (India), Availability of these components make them even more expensive. Comment: @Ohbhatt - Sorry - I meant check R4, the adjustment pot which is not producing the results you expect. Answer 1 (3 votes): **Your are trying to operate your op-amps beyond the rails.** The reference leg of your bridge is at, $$ V_R = 12 \dfrac{100}{4800} = 250 \text{ mV} $$ The RTD leg of your bridge will span from 250 mV to $$ V_{T,max} = 12\dfrac{250}{4950} \simeq 606 \text{ mV} $$ Say for arguments sake, the RTD leg is outputting 300 mV. You now have a differential input voltage of 50 mV. Now if the op-amps were operating in their linear region of operation, both input terminals of OA1 would be at 250 mV. Similarly, both input terminals of OA2 would be at 300 mV. Ignore potenimoter R4 and treat R1 as the gain setting resistor. The two op-amps are trying to drive their outputs to develop the 50 mV differential potential across R1. The top of R1 at 250 mV, the bottom of R1 at 300 mV. Now OA1 is going to try to sink the 50 uA flowing through R1. OA1 must drive its output low enough to allow 50 uA to flow through R2. In this that would be -1.1 V across R1, placing OA1 output terminal at -850 mV. OA1 clips at the ground rail (assuming it had the drive strength pull all the way to ground). Since the bride output is uni-polar, OA1 is always going to be trying to sink current below with its output at or below 250 mV (where the LM324 has no drive strength left). * * * Loosely speaking, getting an linear output of 0 - 10V with an LM324 on a 12 V supply is going to be a challenge. I suggest you start with split 15V supplies to gain an understanding how this circuit works (though spice is an even easier place to start). You may also want to add a resistor below your bridge to place the common-mode voltage mid-supply. Discussion on this answer: Comment: I was thinking similar to you, in drive strength terms, I hence modified the circuit. I worked. Above all, I got linear gain from 153mV - 10V even on a single 12V supply. I Conclude that the general 3 op-amp in-amp Configuration with varying gain(Using a single resistor Rg) is ideal for split supply. Answer 2 (1 votes): You just have too many variables floating around. Tune your in-amp with some known voltages or resistors to verify it's function, Use 1% resistors (or better). You also have no way to balance your bridge. If you need zero output at 100\$\Omega\$, replace the RTD with an accurate 100\$\Omega\$ resistor, and use a trim pot on the bridge to tweak it out (keeping in mind that the LM324 is not guaranteed to go below 20mV with a single supply -- You'd have better luck working around midscale). Lastly, RTDs are _not_ subtle devices. There's no reason to use an in-amp to amplify a 250% change in a resistance. Discussion on this answer: Comment: @Scott_Seidman I Desire a gain of around 28, which if amplifies a 20mV noise, I will get an error offset of 0.56V I can still tolerate that at a 5.6% error. The bridge tuning, I did and kind of worked. But what about the upper 6.5V limit against a maximum gain of 90? I also changed the R7 resistances and the gain increased. Can we conclude that the gain due to R1 And R4 is problematic here? other than just the minor % errors in resistances. Comment: I also hooked it up to my bench power supply and applied a range of voltages to check the function of the in-amp and it behaved the same way. Comment: @Ohbhatt -- then why are we even discussing the bridge? Comment: I just wanted to clarify that and also you indicated a way to balance the bridge. Comment: @Scott_Seidman I finally had it working. I figured with some help that the input buffer gain Resistor was the problem and that I replaced it with unity gain configuration to make it work. Thanks for the help. Answer 3 (0 votes): The problem here is that the input buffer gain is not ideal for a single supply and that the reference I took this circuit from, did not mention this. The problem is pointed out by @sstobbe (Limited Driving power of LM358). This answer is for readers who come across the same problem and are looking for a circuit that just works. So, here it is: [simulate this circuit](/plugins/schematics?image=https%3a%2f%2fi.sstatic.net%2fr1op2.png) - Schematic created using [CircuitLab](https://www.circuitlab.com/) Advantage here is that you can control the gain using only one resistor(R6). It works fine with 150mV @ 0°C and 9.98V @ 400°C Input differential Voltage(V2 - V1) is 0 to 300mV. ================================================================================
Discussion Chain ID: 405072 ================================================================================ User asked: Electro magnetic interference with Arduino Uno and a portable radio I'm surprised when I'm working with Arduino Uno, by just sitting beside a portable radio, like when I was powered on both Arduino & Radio and when they are close to each other I got some noise issue in the audio of radio, later I tested with my mobile but didn't get that issue . I got to know later it's because of EM interference. Can anyone please share your views, why I got the issue with Arduino and why not with mobile? Discussion: Comment: @Brain drummond , what is the precautions that manufacturers taking while designing mobiles to mitigate interference issue (EMI) , Like What are the extra (specific) components that they are adding to the sysytem . Comment: What is the frequency of your "radio"? 100MHz, which is above the clock rate of Arduino. Comment: A mobile phone doesn't have to add anything extra to avoid interference from your Arduino. The mobile phone signal is at a much higher frequency than the radio - at those frequencies, the interference from the Arduino will be **far** weaker. The other thing is that the mobile phone doesn't just directly convert the analog RF signal to an audio signal like your radio does. The voice on a mobile phone is transmitted in a very complex way. Anything that doesn't match its way of working won't be heard - the phone itself won't even "hear" it. Comment: AM radio is most susceptible to this kind of problem. Can't say I've ever heard it on an FM radio. Comment: @JRE , Here my concern is , there are some references like "Any electronic device which acts as EMI source when it powers up" , So in the same way when I took arduino near to radio got noise from audio of the radio , in other case when I took my mobile near to radio didn't get any noise from the audio of radio , So wondered to know what are the difference or extra precautions taken incase of arduino and mobiile ? Comment: Most radios are build using ancient designs from a time way before radio directives. They most often do not conform to ie the EU Radio Equipment Directive, and are therefore illegal but sold anyway. Whereas your mobile phone does conform to such directives and has been properly tested for immunity and emissions. The Ardunio is sold as a development board and thus except from all requirements, unless put inside a commercial product. Comment: @Lundin: There ain't no way to make an AM radio **not** react to garbage. It's in the nature of the beast, and no norms or EU directives will change that. New or old design, AM radios **will** pick up interference. You canna legislate the laws of physics. Comment: @JRE Of course you can build them less sensitive to EMI. Pass-band filters. Clean supply voltage and ground. PCB and antenna layout. Means of screening. Etc. I doubt most of these measures are in place in old AM radio, and that has nothing to do with laws of physics. ================================================================================
Discussion Chain ID: 405071 ================================================================================ User asked: How to determine op-amp gain with active feedback? The Howland current pump uses an op-amp in the configuration below with a resistive feedback network which gives me the gain show below: [](https://i.sstatic.net/hOsqb.png) But if I decide to swap the feedback resistor for an instrumentation amplifier for less noise and better resolution, what will the new gain be? I've tried searching but can't seem to find anything on this. [simulate this circuit](/plugins/schematics?image=https%3a%2f%2fi.sstatic.net%2fT3jW8.png) - Schematic created using [CircuitLab](https://www.circuitlab.com/) Discussion: Comment: Your proposed circuit isn't going to work, because the input is shorted to the in-amp output. Comment: Describe your theory behind this "concept", please. What do you imagine it does and how? What does the input source see here vs your earlier circuit? Answer 1 (7 votes): What you need to do is add a couple of resistors [simulate this circuit](/plugins/schematics?image=https%3a%2f%2fi.sstatic.net%2ffQgK5.png) - Schematic created using [CircuitLab](https://www.circuitlab.com/) If the instrumentation amp has a gain G, then, since the current through R1 must equal the current through R2, Vin/R1 = G iL Rs/R2, where iL is the load current. Rearranging the terms gives iL = Vin(R2 /R1 G Rs) Note that, strictly speaking, an instrumentation amp is not required, since Rs is grounded, and a simple non-inverting op amp would do the job. In practice, an instrumentation amp would be a good idea, since tiny differences in ground resistance will have a noticeable effect due to the large gain of the amp. Also note that this configuration will almost certainly oscillate like crazy. The phase shift caused by the instrumentation amp will need careful compensation. ================================================================================
Discussion Chain ID: 405069 ================================================================================ User asked: How do the areas of the emitter, base and collector affect their respective currents? I want to know what will be the effect on current if we change(increase or decrease) the area of the emitter, base, and collector. For example, if we double the emitter area what will be the effect on emitter current, base current, and collector current? Answer 1 (2 votes): A standard method to manipulate the behaviour of bipolar is to include INTEGER scale factors on the schematic used by the simulator and in defining the silicon layout. Doubling the emitter-area, such as laying down TWO devices adjacent (for thermal tracking), while operating at the same total current, reduces the current density and thus reduces the emitter-base voltage by 18 milliVolts. Also, the allowed peak current will have doubled, should you expect heating issues or beta-collapse at higher currents. Bandgap voltage references often use 2x or 4x or even 100x. I've reverse-engineered some older ICs that used 100:1 collection of diodes, where the 100:1 allows log2(100) * 18 milliVolts as the working delta_Voltage for the bias-generator design. Answer 2 (0 votes): If you see the internal structure of a transistor, you can see that the area of emitter base and collector are different. See the simplified schematic below. The actual structure is little more complex than this. [](https://i.sstatic.net/3IBNN.png) The region directly below the emitter region is called the internal transistor. The remaining region is the external transistor. Most of the carrier transport happens in the internal transistor and hence the current will be directly proportional to the emitter area. The external part of the transistor mostly contributes to the parasitic (resistance and capacitance). So increasing the area of base and collector won't change the current much. ================================================================================
Discussion Chain ID: 731496 ================================================================================ User asked: Why do flyback transformers have such a large Primary Inductance when the design really only needs a fraction of that inductance? I am working on a flyback converter design. I am new to this type of topology and I am trying to learn the fundamentals. The converter I am designing for is 120 W, with 24 Vdc @ 5 A output. The input is 400-900 Vdc. I am on trying to understand the transformers at this point. I took apart a few commercial power supplies and measured the primary Inductance with the secondary open circuited. I did this with my Extech (1 kHz) LCR meter, and found that the primary inductance was 2.3 mH with a switching frequency of 30 kHz. The input range of this power supply was 400 Vdc (if I remember correctly). This left me wondering how could the current in the primary ever reach the required current based on the duty cycle at the operating frequency if the inductance is that high? According to the standard equation$$ V_t = L\frac{di}{dt} $$ Putting that aside I also calculated the primary inductance based on the output power in all ideal conditions. I am using 50 kHz in my design at the moment $$ energy /cycle = Watts / fsw $$ $$ 120 W / 50 kHz = 2.4 mJ $$ which means the primary must store this energy and transfer all of it to the secondary during the off time (1-D) based on: $$ Joules = \frac{1}{2}LI^2 $$ I chose a 3 A limit at max duty cycle based on the part that I chose having a 3 A switch limit in current mode control. This works out to needing $$ 2.4 mJ*2/3^2 = 533 \mu H$$Assuming my logic and/or math is correct I next looked at the winding details. A PC47PQ32/20/Z has an AL value of $$ \frac{L}{N^2} = 7310 nH$$Solving for N $$ N = \sqrt{\frac {533 \mu H}{7310 nH } }= 8.53 -> 9 turns$$Duty Cycle was calculated using$$ V_{out} = \frac{N_s}{N_p}\frac{D}{1-D}V_{in} $$I want the turns ratio to be low so that the flyback voltage is low as possible. So I chose a ratio of 8 to start and used the above formula to estimate duty cycle for various input voltages while sweeping the duty cycle. I added a reference line at 24 V output that I want. I can see that I need a duty cycle of 32% at 400 Vdc input [](https://i.sstatic.net/4aorXavL.png)However, using specifications of the core, with 50 kHz fsw and the formula $$ Ae = 170 mm^2$$$$B_{sat} = 0.25Tesla$$$$N = \frac{Vdc * DutyCycle}{B_{sat}A_ef}$$$$ N = \frac{400 Vdc * 0.32}{0.25mT*170mm^2*50kHz} = 60 Turns $$ Using the AL value with this amount of turns: $$ \frac{7310nH}{N^2} * 60^2 = 26.3 mH $$ Based on this, my understanding is that this is a multiple iteration process. The minimum number of turns is dictated by the voltage applied such that Bmax isn't violated and the core saturates. I plotted duty cycle vs. turns needed to avoid saturation at various input voltages. I computed the average inductance at the midpoint of the curves. [](https://i.sstatic.net/1a8xS13L.png) So with all that, how is the transformer ever able to reach the required current? Do we just gap the core so the AL value decreases so much that at the 60 turns the inductance is lowered to the correct value? Or do we change the frequency to a lower value so that the core has more time to charge up during the switch on time? Discussion: Comment: The answer lies in L/R=tau for load R and f. Then compare stored energy in L and load energy required. 10:1 is common. Comment: The control is the hard part http://powersimtof.com/Downloads/PPTs/Chris%20Basso%20APEC%20seminar%202012.pdf Answer 1 (1 votes): The frequency used in commercial converters is higher than 30kHz. The gapping is the right answer. I reused many transformers from old power supplies (flybacks) and all EI cores need a gap, otherwise they go into saturation at very low currents or even worst they lose energy during transition from charging to discharging. The only cores that don’t need a gap are some toroidal cores (rings) but they are used very very rarely. Even legendary yellow-white toroids (#26 from Micrometals) don’t work correctly as flyback transformers. Discussion on this answer: Comment: I'd disagree that MPP/powdered iron/Kool-u toroids are very, very rare in flybacks. They're not great at the higher frequencies, but they work fine in many applications. Comment: I wouldn't call mix #26 "legendary", unless the legends tell of high losses? It's hardly an exemplar among powder materials; but indeed, even MPP, Sendust and Hi-Flux are mildly represented in flyback application. They are however suitable in CCM, but OP appears to be considering a current-mode control for which low ripple fraction would be unsuitable. Answer 2 (1 votes): > _Do we just gap the core so the AL value decreases so much_ I've never seen a flyback design of the power level that you want that doesn't require a gap. And yes, it is usually an iterative process. You have also made an incorrect assumption about the duty cycle formula. Your design (as tested on [my basic website](http://stades.co.uk/Flyback/flyback%20DCM2.html)) shows that you are operating in DCM and not CCM. This makes a difference to the formula you used to estimate duty cycle. I estimate it to be 19.99% (as seen below): - [](https://i.sstatic.net/5GqxiYHO.png) If you want to operate in CCM the primary inductance will need to be bigger circa 1.5 mH on a 400 volts DC supply and, around 2.1 mH if you want to remain in CCM at 900 volts. Discussion on this answer: Comment: Thanks for the information. I seen your website, good job with it. So what would you suggest? Increasing to 2.1mH inductance? Secondly, what is the correct process for designing the transformer then. Calculate turns needed with AL value or faradays law? So that the core dont saturate at 400/900volts. Do we then add a gap then measure inductance, rewind with more/less turns to achieve 2.1mH? ================================================================================
Discussion Chain ID: 701395 ================================================================================ User asked: Measure capacitance with Arduino and AD7746 I want to measure capacitance with an Arduino and an [AD7746](https://www.analog.com/media/en/technical-documentation/data-sheets/AD7745_7746.pdf) capacitive sensor. I already used ChatGPT and some examples, but the sensor measures just 0 pF. When I measure with an LCR meter, the initial C was about 10 pF. This is figure with the pin locations: [](https://i.sstatic.net/dUdev.png) This is the code that I used: #include <Wire.h> #include "AD7746.h" // Initialize AD7746 object AD7746 ad7746; void setup() { // Initialize I2C communication Wire.begin(); // Initialize serial communication Serial.begin(9600); // Initialize AD7746 ad7746.initialize(); // Check connection if (ad7746.testConnection()) { Serial.println("AD7746 connection successful"); } else { Serial.println("AD7746 connection failed"); while (1); // Loop forever if connection fails } } void loop() { // Get capacitance measurement uint32_t capacitance = ad7746.getCapacitance(); // Convert capacitance to farads (F) using calibration coefficient float farads = capacitance * AD7746_DAC_COEFFICIENT; // Print capacitance measurement in farads Serial.print("Capacitance: "); Serial.print(farads, 8); // Print with 8 decimal places for precision Serial.println(" F"); delay(1000); // Delay for 1 second } This is the header code: #ifndef _AD7746_H_ #define _AD7746_H_ #include "I2Cdev.h" #define AD7746_ADDRESS 0x48 #define AD7746_DEFAULT_ADDRESS AD7746_ADDRESS #define AD7746_RA_STATUS 0x00 // Status #define AD7746_RA_CAP_DATA_H 0x01 // Cap data #define AD7746_RA_CAP_DATA_M 0x02 // Cap data #define AD7746_RA_CAP_DATA_L 0x03 // Cap data #define AD7746_RA_VT_DATA_H 0x04 // VT data #define AD7746_RA_VT_DATA_M 0x05 // VT data #define AD7746_RA_VT_DATA_L 0x06 // VT data #define AD7746_RA_CAP_SETUP 0x07 // Cap Setup #define AD7746_RA_VT_SETUP 0x08 // VT Setup #define AD7746_RA_EXC_SETUP 0x09 // Exc Setup #define AD7746_RA_CONFIGURATION 0x0A // Configuration #define AD7746_RA_CAP_DAC_A 0x0B // Cap DAC A #define AD7746_RA_CAP_DAC_B 0x0C // Cap DAC B #define AD7746_RA_CAP_OFF_H 0x0D #define AD7746_RA_CAP_OFF_L 0x0E #define AD7746_RA_CAP_GAIN_H 0x0F #define AD7746_RA_CAP_GAIN_L 0x10 #define AD7746_RA_VOLT_GAIN_H 0x11 #define AD7746_RA_VOLT_GAIN_L 0x12 #define AD7746_RESET 0xBF // Status #define AD7746_EXCERR_BIT 3 #define AD7746_RDY_BIT 2 #define AD7746_RDYVT_BIT 1 #define AD7746_RDYCAP_BIT 0 // Cap Setup #define AD7746_CAPEN_BIT 7 #define AD7746_CIN2_BIT 6 #define AD7746_CAPDIFF_BIT 5 #define AD7746_CACHOP_BIT 0 #define AD7746_CAPEN (1 << AD7746_CAPEN_BIT) #define AD7746_CIN2 (1 << AD7746_CIN2_BIT) // VT Setup #define AD7746_VTEN_BIT 7 #define AD7746_VTMD_BIT_1 6 #define AD7746_VTMD_BIT_0 5 #define AD7746_EXTREF_BIT 4 #define AD7746_VTSHORT_BIT 1 #define AD7746_VTCHOP_BIT 0 #define AD7746_VTEN (1 << AD7746_VTEN_BIT) #define AD7746_VTMD_INT_TEMP 0 #define AD7746_VTMD_EXT_TEMP (1 << AD7746_VTMD_BIT_0) #define AD7746_VTMD_VDD_MON (1 << AD7746_VTMD_BIT_1) #define AD7746_VTMD_VIN (1 << AD7746_VTMD_BIT_1) | (1 << AD7746_VTMD_BIT_0) // Exc Setup #define AD7746_CLKCTRL_BIT 7 #define AD7746_EXCON_BIT 6 #define AD7746_EXCB_BIT 5 #define AD7746_INV_EXCB_BIT 4 #define AD7746_EXCA_BIT 3 #define AD7746_INV_EXCA_BIT 2 #define AD7746_EXCLVL_BIT_1 1 #define AD7746_EXCLVL_BIT_0 0 #define AD7746_EXCA (1 << AD7746_EXCA_BIT) #define AD7746_EXCB (1 << AD7746_EXCB_BIT) #define AD7746_EXCON (1 << AD7746_EXCON_BIT) #define AD7746_EXCLVL_VDD_X_1_8 0 #define AD7746_EXCLVL_VDD_X_1_4 (1 << AD7746_EXCLVL_BIT_0) #define AD7746_EXCLVL_VDD_X_3_8 (1 << AD7746_EXCLVL_BIT_1) #define AD7746_EXCLVL_VDD_X_1_2 (1 << AD7746_EXCLVL_BIT_1) | (1 << AD7746_EXCLVL_BIT_0) // Configuration #define AD7746_VTF_BIT_1 7 #define AD7746_VTF_BIT_0 6 #define AD7746_CAPF_BIT_2 5 #define AD7746_CAPF_BIT_1 4 #define AD7746_CAPF_BIT_0 3 #define AD7746_MD_BIT_2 2 #define AD7746_MD_BIT_1 1 #define AD7746_MD_BIT_0 0 #define AD7746_VTF_20P1 0 #define AD7746_VTF_32P1 (1 << AD7746_VTF_BIT_0) #define AD7746_VTF_62P1 (1 << AD7746_VTF_BIT_1) #define AD7746_VTF_122P1 (1 << AD7746_VTF_BIT_1) | (1 << AD7746_VTF_BIT_0) #define AD7746_CAPF_11P0 0 #define AD7746_CAPF_11P9 (1 << AD7746_CAPF_BIT_0) #define AD7746_CAPF_20P0 (1 << AD7746_CAPF_BIT_1) #define AD7746_CAPF_38P0 (1 << AD7746_CAPF_BIT_1) | (1 << AD7746_CAPF_BIT_0) #define AD7746_CAPF_62P0 (1 << AD7746_CAPF_BIT_2) #define AD7746_CAPF_77P0 (1 << AD7746_CAPF_BIT_2) | (1 << AD7746_CAPF_BIT_0) #define AD7746_CAPF_92P0 (1 << AD7746_CAPF_BIT_2) | (1 << AD7746_CAPF_BIT_1) #define AD7746_CAPF_109P6 (1 << AD7746_CAPF_BIT_2) | (1 << AD7746_CAPF_BIT_1) | (1 << AD7746_CAPF_BIT_0) #define AD7746_MD_IDLE 0 #define AD7746_MD_CONTINUOUS_CONVERSION (1 << AD7746_MD_BIT_0) #define AD7746_MD_SINGLE_CONVERSION (1 << AD7746_MD_BIT_1) #define AD7746_MD_POWER_DOWN (1 << AD7746_MD_BIT_1) | (1 << AD7746_MDF_BIT_0) #define AD7746_MD_OFFSET_CALIBRATION (1 << AD7746_MD_BIT_2) | (1 << AD7746_MD_BIT_0) #define AD7746_MD_GAIN_CALIBRATION (1 << AD7746_MD_BIT_2) | (1 << AD7746_MD_BIT_1) // Cap DAC A #define AD7746_DACAEN_BIT 7 #define AD7746_DACAEN (1 << AD7746_DACAEN_BIT) // Cap DAC B #define AD7746_DACBEN_BIT 7 #define AD7746_DACBEN (1 << AD7746_DACBEN_BIT) #define AD7746_DAC_COEFFICIENT 0.13385826771654F // 17pF/127 class AD7746 { public: AD7746(); AD7746(uint8_t address); void initialize(); bool testConnection(); void reset(); uint32_t getCapacitance(); void writeCapSetupRegister(uint8_t data); void writeVtSetupRegister(uint8_t data); void writeExcSetupRegister(uint8_t data); void writeConfigurationRegister(uint8_t data); void writeCapDacARegister(uint8_t data); void writeCapDacBRegister(uint8_t data); void write_register(uint8_t addr,uint8_t data); private: uint8_t devAddr; uint8_t buffer[19]; }; #endif /* _AD7746_H_ */ Are there any errors in the code? When I use this code, I only get 0 pF. I already checked the I2C communication, but there is no problem there. How can I measure using my sensor? Discussion: Comment: Add some debugging code to see what's going on. For instance, you're printing `farads` with 8 decimals but it will always be an integer, since you multiply an integer by a float. You would discover that if you printed the raw `capacitance` value as well. Comment: I would start by looking at the data sheet. There is probably some additional setup that the chip requires in order to properly read the capacitance. Comment: I check the i2c communication is fine. Here is the datasheet of AD7746. I hope to solve this problem... Thank you https://www.analog.com/media/en/technical-documentation/data-sheets/AD7745_7746.pdf ================================================================================
Discussion Chain ID: 405067 ================================================================================ User asked: using a step-up voltage transformer designed for 110V input with a 100V input I relocated to Japan (where electricity is served at 100V) recently and I am looking to buy a step up voltage transformer to be able to use my TV which accepts 220-240V. While I managed to find some options, it seems that majority of the transformers out there are designed for US-Europe conversion, ie accepting input of 110V and not 100V. Could I use such a transformer instead, assuming it can generate output of 240V? (I'm assuming transformers work in multipliers, so a "max transformation ratio" would be 240/110, and 100*(240/110) would get me very close to 220V). Are there any other considerations why I should not try this besides voltage calculations? Discussion: Comment: No problem using a 110V transformer on 100V. But I would look the TV set spec. Newer TV can accept very wide inut voltage range. Comment: Transformers for this purpose are usually just 1:2; 110 to 220 or 120 to 240, for example. So you might have trouble finding an 11:24 transformer, though they probably do exist. Comment: @Marko unfortunately, the TV spec says 220-240, I double checked on the TV itself and in a reference guide. What could happen if the transformer outputs only 200V (ie 1:2 ratio), I assume the TV simply would not work? Comment: Get a 110volt : 18volt transformer, and wire it to boost (not buck) the line voltage. Stack the 18 volts atop the 100 volts, in an insulated box, placed beside the TV. Your safety may vary. Comment: @Aurimas I am pretty much in the same boat as you were. What did you do in the end? Comment: @Captain Fogetti, I actually did not do anything yet.. the TV remains a room decoration for now :) I did find one converter that should work, though: https://item.rakuten.co.jp/stac-japan/st-500f/?iasid=07rpp_10097___eb-jo2s85tk-ubq-fcf7650a-7981-4a9f-b7d4-9e1230e7ef0d Comment: @Aurimas Thanks man! I really appreciate it. I will probably get one of these transformers Comment: @CaptainFogetti - good luck! ================================================================================
Discussion Chain ID: 405065 ================================================================================ User asked: In practical BJTs, why can't Vce become 0 when the transistor is saturated? Practically it is about 0.2 V when saturation starts. Why can't it go to 0? Discussion: Comment: Know about swapping C and E leads? Upside-down BJT, takes advantage of the diode-Vf of Vbc being larger than Vbe. Answer 1 (1 votes): Think about it - if you are forward biasing the base-emitter junction this means that the base is several hundred mV above the emitter for an NPN example. If you want the collector to be close to the emitter voltage (i.e. at 0 volts) then you are also starting to forward bias the base-collector region and, in-effect, the base keeps the collector potential from ever reaching 0 volts. This is a simplified answer that suggests that the OP considers the NPN transistor as two back-to-back diodes for the sake of understanding how perfect saturation is impossible. Discussion on this answer: Comment: How is the base preventing collector to reach the emitter potential?? Comment: I am sorry but I hardly understood your answer . Comment: Because the base collector region becomes forward biased and the voltage at the base restricts the collector from fully reaching 0 volts. Just think of the BJT as two diodes like [this](https://i.sstatic.net/ZBXqV.png). In normal non-saturated operation the base-collector diode is firmly reverse biased but as saturation approaches that diode becomes forward biased and stops the collector getting any lower in voltage. Answer 2 (0 votes): Considering an n-p-n BJT, we have Vbe = 0.7 V (approx). Saturation starts to take place when the forward current from the Collector-Base junction starts to cancel out the collector current due to the carrier flow from the Emitter-Base junction. This forward current starts getting significant from a forward bias of around 0.5-0.6 V on the collector-base junction (we already have a forward current for lower values of forward bias but they aren't significant "enough".. Termed as the soft saturation region). So at around initiation of saturation we can write Vbc=0.5 V or 0.6 V, giving Vce(sat) = Vbe - Vbc = 0.1 V or 0.2 V. From this point on, decreasing Vce raises the Vbc forward bias, pushing the device further into saturation (deep saturation) ================================================================================
Discussion Chain ID: 405062 ================================================================================ User asked: Power Dissipation of Op-Amp If we look at the output stage of the MP111 op-amp it's just 2 MOSFETs in series. I'm curious why the power dissipation of the device isn't simply \$R_{\text{ds(on)}} \times I_{\text{out}}\$, but rather \$I_{\text{out}} \times (\text{supply voltage} - \text{output voltage})\$ If we had a MOSFET in a box, the power dissipated by that 'box' would still just be \$R_{\text{ds(on)}} \times I_{\text{out}}\$ wouldn't it? Datasheet: <https://www.apexanalog.com/resources/products/mp111u.pdf> [](https://i.sstatic.net/D0c65.png) Discussion: Comment: Rds(on) is specified when the MOSFET is fully on and has << Vgs(th) from drain to source which is not the case here. What is the equivalent resistance of the drain to source if the voltage across it is actually Vsupply - Vout, and the current is Iout? Given Ohm's law.. Answer 1 (2 votes): \$R_{\text{ds(on)}}\$ is relevant when the MOSFET is fully on, in which case the channel resistance can be considered to be constant, but in that case the power dissipation would actually be \$R_{\text{ds(on)}} \times {I_{\text{ds}}}^2\$, which you can derive from Ohm's law and \$P = IV\$. However, this is not relevant when the MOSFET is operated in the linear region, especially when there is feedback that regulates the _voltage_ across the MOSFET, as in an op-amp output stage. Here channel resistance is a limiting factor in the maximum output voltage range with respect to the power supply as a function of output current, but it is not a useful parameter in determining power dissipation in the part. This is because the equivalent channel resistance changes as the surrounding circuity manipulates the gate voltage to hold the circuit's output voltage (which is directly related to the MOSFETs' \$V_{\text{ds}}\$) constant. This is not really an accurate way to understand MOSFET operation, but it's good enough to understand why \$R_{\text{ds}}\$ is not useful here. Since \$V_{\text{ds}}\$ is controlled, we can simply multiply that by \$I_{\text{ds}}\$ and get the power dissipation in each MOSFET in the output stage. Note that this isn't quite the same thing as saying that the power dissipation is \$I_{\text{out}} \times (\text{supply voltage} - \text{output voltage})\$, because we have to consider the direction of current flow. If the circuit is sourcing current into a load, than the current is flowing from the positive rail through the high side transistor, and so \$P = (V_{S+}-V_{\text{out}}) \times I_{\text{out}}\$. Conversely, if the circuit is sinking current, then current is flowing out of the load, through the low side transistor, and into the negative rail, so \$P = (V_{S-}-V_{\text{out}}) * I_{\text{out}}\$. Thus if the output voltage is close to the positive supply then the device will dissipate more power when sinking current than when sourcing current. Discussion on this answer: Comment: Thank you! So does this mean Rds(on) is only really useful when the MOSFET is in saturation mode? Comment: Yes, because by definition Rds(on) is the channel resistance when the MOSFET is in the saturation region. Rds is generally not even specified for the linear region. ================================================================================
Discussion Chain ID: 405061 ================================================================================ User asked: Attaching a decoupling capacitor to PCB. What should go where? I'm nearly finished with the recreation of a PCB that'll be used in creating a modchip for my PlayStation 1 that is gathering dust. I'm basing it off a modchip I bought last year but accidentally threw out while cleaning and contacting the seller to purchase a new one now is difficult. [](https://i.sstatic.net/HvSgW.png) Right now I have the capacitor connecting to the pads that are connected to where pin1(VDD) and pin8(VSS) of a PIC12F508-I/SN will be mounted. I have absolutely no idea if this is correct and if it is not where should I be connecting it to? Discussion: Comment: You say you're copying an existing design. Do you have access to the code of the original design? The PIC12F508 is a microcontroller which requires a program to run, and without that code it won't do anything useful. Comment: The Hex files for creating PS1 mod chips are widely available for anyone to use/modify and is what the original chip that was accidental thrown out used. In my case I'm using the Mayumi V4 Hex for my PAL SCPH-5552 PS1. The only thing I'm recreating is the PCB. Afaik the PIC12F508 is just the popular choice for modders, usually in the PDIP package and not the SOIC package though. Comment: Okay. I just wanted to make sure you weren't going to all this trouble just to later learn that it won't work. Comment: Isn't that half the fun? To be fair though, I haven't the slightest clue how to program the SOIC package of the PIC12F508 I'm going to use. As for the PDIP though I know of a tutorial, on the same site I can grab the Hex files from, that shows me how to build a JDM programmer. Comment: Well, if you encounter problems programming it, you're certainly welcome to ask another question about that here. Answer 1 (2 votes): You have the decoupling capacitor connected to the correct pins on that IC, that's for sure. However, it is a good rule of thumb to have a decoupling capacitor as close as possible to the pins on the IC it is decoupling (for one source, look here <http://www.capacitorguide.com/coupling-and-decoupling/>, though nearly every article you read will talk about how they need to be close to the IC). However, if your board needs to be single layer and/or it needs to be that size, I wouldn't worry too much. What capacitance have you chosen? Discussion on this answer: Comment: I was advised on using a 100nF capacitor on another site when initially trying to figure out it was an MLCC on the original board. I'm glad I put the capacitor to the right pins. My reasoning was, "capacitor stores energy, Vdd and VSS seem to be for Voltage, it must go there" ================================================================================
Discussion Chain ID: 405060 ================================================================================ User asked: Can you simulate a GPIO input on STM32F0? I'm trying a variety of things out with input pins and customized timers on the STM32F0. All timer functions are alternate functions on the pins and therefore you cannot use the user button (PC13 on the NUCLEO) as it doesn't have any timer in its alternate functions. So, the question is: Can you (in the software) "simulate" a GPIO pin input going high? This would make writing code easier as you won't have to hook up the NUCLEO test board, header wires, etc. I was thinking of manually toggling bits in GPIO's IDR register but it's read-only. And the BSRR register only affects outputs. Is there a way to achieve this? ST should have put the User Button on a different pin with more functions... Thanks! Discussion: Comment: @Sparky256 I've considered it, but it can't cook :) Comment: Yes, you can use the PC13 as a GPIO pin. And you can also simulate a pin going high or low in the software by pulling it up or down. Comment: @duskwuff It's the other way round, the pin needs some incoming signal to be used e.g. as a timer trigger. Let's suppose I'd like to have a timer that starts counting on a rising edge on `ETR`. How do I test it, when the hardware is not yet there? Answer 1 (4 votes): ## Use the internal pullup and pulldown resistors. As long as a pin has nothing connected to it, and it's an input pin, setting the corresponding bits in `GPIOx_PUPDR` will activate pullup or pulldown resistors, directly affecting the pin state. It will not only simulate the pin going high or low, but the voltage will actually appear on the pin. The current might be too weak to drive anything else, but the pin state would change. It should work even when the pin has an alternate _input_ function, like the external trigger or capture input of a timer. For example, setting `PA12` (`TIM1` external trigger) to high GPIOA->PUPDR=(GPIOA->PUPDR & ~(3 << (2 * 12))) | (1 << 2 * 12); Setting the same pin to low GPIOA->PUPDR=(GPIOA->PUPDR & ~(3 << (2 * 12))) | (2 << 2 * 12); Answer 2 (1 votes): > Can you simulate a GPIO input on STM32F0? That is the wrong problem to solve. The real question is: **Can you simulate a GPIO input?** Yes you can. You can make a different execution environment. For example, run the software on your pc, or create [mock objects](https://en.wikipedia.org/wiki/Mock_object) and peripherals and run on target. This is part software testing, for example with [Test Driven Development.](https://en.wikipedia.org/wiki/Test-driven_development) **Practical:** On any embedded platform registers are defined in a header file. For ST, these are structures defined and mapped to peripherals in `stm32f0xx.h`. You can create a modified header file for your test environment where these structures do not map to peripherals, but to memory. This way you can simulate everything by a test you can write. Discussion on this answer: Comment: I don't think this is a valid approach to test how the timer peripherals react on changing inputs. You'd have to simulate all the behavior of the peripheral as well, which tends to get ugly pretty quickly. Comment: @Arsenal It's not simulating if your testing the hardware. If you want to test the timer inputs, use the pin as output, the alternate function inputs should still work then. Otherwise use the EGR register, change the timer polarity setting, or externally jump the input to another pin. Comment: I think your comment answers the question better than your answer. At least how I understand the question. Comment: @Jeroen3 *use the pin as output, the alternate function inputs should still work then* is this documented somewhere? Comment: @berendi RM0091 Figure 16. Basic structure of an I/O port bit Comment: @Jeroen3 That's the "basic structure", with many details left out. I put my question another way. `TIM3_ETR` can be mapped to `PD2` or `PE2`. I set `TIM3` to ext. clock mode 2 (to count `ETR` pulses), and both pins as GPIO outputs, then start toggling `PD2` and `PE2`. Which one will be counted? Now, if I set `PD2` to AF mode, and connect a real signal, would the output on `PE2` still affect the timer, or would the hypothesised connection from the Schmitt trigger on `PE2` to the timer magically disappear? No, because it isn't there in the first place unless the pin is in AF mode. Comment: @Jeroen3 your approach would work on an STM32F1 with its different AF mapping scheme, and it's indeed documented there, but not on an F0 or any other STM32 MCU series. ================================================================================
Discussion Chain ID: 405054 ================================================================================ User asked: Choosing the right transformer to replace batteries? I have an idea for a hack I'd like to build, but I need some help figuring out the right transformer. Let me know if there's a better place to post this sort of request. I have some exterior LED path lights that work on 4 C-Cell batteries each. There are 6 of them, so having to replace the batteries is relatively expensive and a bit of a pain. Looking at the lights, I see that I could easily solder wires to the battery contacts and replace the batteries with a transformer. I could run a low voltage wire indoors to a transformer and never have to worry about batteries again. My problem is that I'm not sure what transformer to get. I did some simple math but I have no electronics background, so I would appreciate getting guidance from folks that have more knowledge about this stuff. Here's what I know: Each light takes 4 C-cell batteries in line. That is they are stacked one on top of the other with positive terminal touching negative. I think that means I'd need to add the voltages together meaning 4 x 1.5V = 6V required. I have no idea how much power each light draws (specs don't say anywhere) and the math I did doesn't seem to make sense. I know that alkaline batteries are normally rated for about 8000 mAh. The manufacturer of the light claims that the lights last about 50 hours before needing the batteries replaced. 8000 / 50 = 160 mAh draw. That seems really low to me. Is 160 mAh a reasonable amount for an LED light (supposedly 80 lumens output if that helps)? So if I multiply that out 6 * 160 = 960 mAh required. I want to be able to add a few lights so let's double that (so just under 2A). Does that mean I need a 6V transformer that can do 2 amps? That seems really low to me, so I'm hoping someone with electronics knowledge can provide some help figuring out what I really need. Any guidance or nudges in the right direction would be greatly appreciated. Thanks. Discussion: Comment: mAh is a measure of charge. mA is a measure of current. Comment: And it's not low, in fact! LEDs are remarkably efficient, especially if what you're used to is incandescent lights, aka bright heaters. Comment: @felthry Thanks. So I'm going in the wrong direction then? how would I figure this out? Comment: You're not going in the wrong direction. 8000mAh/50h = 160mA. You just forgot that you're dividing by hours. Though you might have some difficulty using a transformer--these lights want DC, and transformers only work with AC! Comment: @Felthry hmm. I was able to find something like that on amazon for pretty cheap. Wouldn't something like this work: https://www.amazon.com/inShareplus-Mounted-100-240V-Transformer-Connector/dp/B01GCI99OG/ Comment: Yes, that would work, but it's not a transformer. Even though it claims to be. It's an AC/DC converter, almost certainly some sort of switching type. If it _did_ involve a mains-frequency transformer it'd be a hell of a lot bigger than that, not to mention heavier. Comment: @Felthry Fantastic. Thanks. Does the rated amps matter? Should I get the 3A version JIC? or the 5A? Or is that just a waste since it doesn't seem like I'll need even 2A? Comment: @BenRiga A higher-rated power supply will probably last longer and provide more reliable service. Get the higher rated supply that you can afford. Keep in mind that long runs of copper wire will drop voltage. Use the heaviest gauge wire you can afford to apply or else take a look at the resistance per foot for whatever wire gauge you are considering and use Ohm's law to work out the voltage drop given, say, \$1.5\:\text{A}\$ as the current. Don't forget that this is wire going out, plus wire coming back, so twice the distance to the furthest light. Answer 1 (3 votes): 160mA at 6V is about 1W that would be easily suffucuent for a fairly bright LED path light. If you're not equipped to measure the current consumption of the lights maybe go for a 2A 6V supply that should be plenty if you estimate is in the right ballpark. You could probably even use a 5V 2A "phone charger" as battery powered devices are usually designed to operate from as low as 1.1V per cell so 5V should be plenty. ================================================================================
Discussion Chain ID: 405050 ================================================================================ User asked: What is the meaning of the first gain in the block diagram? I have do design a circuit based on the block diagram below. I know how to design the PID part but I don't understand what the K=2 is. For the PID I have made the following: [](https://i.sstatic.net/ilkXj.png) [](https://i.sstatic.net/uudVj.png) Discussion: Comment: In my mind, I'd interpret it as a gain factor that applies to an error difference. Somewhere, you need to design something that takes a setpoint and the process output and creates a difference value between them. I would guess you want to make that section provide a gain of 2 on the difference before feeding that result to the rest of the PID controller. Probably just a different selection of resistor values in that error section. Comment: What @jonk said. It's not uncommon to have a master gain control on a PID controller. I'm a bit troubled by the fact that those gains have no units, though. Presumably the \$K_i\$ and \$K_d\$ are in seconds, but you can't really be sure. ================================================================================
Discussion Chain ID: 405048 ================================================================================ User asked: Pulsed DC, kA range inductive transient protection method I would like to design a transient protection solution for HVDC_pulse_unit. HVDC voltage = 3500V , current > 40kA. Events: D1 flyback diode survives(50kA surge forward current). MOVs section did not trigger (1200j, Varistor voltage = 5400V). D4 12x low power serial diodes (300mA, 16kV each) rated 192kV burned. EDIT:D4 is placed wrongly on the circuit. It protects the rectifier bridge of the charger inside the pulse unit. It was mentioned to acknowledge the magnitude of the voltage spike. Please ignore it. [](https://i.sstatic.net/Rtiku.jpg) Possible solutions: Op1 - Using [ RC Snubber](https://e2e.ti.com/blogs_/b/powerhouse/archive/2016/05/05/calculate-an-r-c-snubber-in-seven-steps#) method for 3kA pulses (picture below), R C values where computed. The problem is voltage rating for C1. If D4, rated at 192kV failed how would a snubber capacitor survive? [](https://i.sstatic.net/1Uy8z.jpg) or Op2 - Would "normal" 1500W peak power TVS diodes survive until the varistors start to conduct? A small inductor in series with the TVS diode in order to limit the current rate of change? Are the two solutions viable? If so, which one is better? I have no formal schooling in electronics, so all kind of errors might plague this post. Thank you. * * * EDIT: I did a few tests (below 10kA) using TVS, 10 bidirectional [ 1.5KE400CA](https://www.tme.eu/en/details/1.5ke400ca-r0/bidirectional-tht-transil-diodes/taiwan-semiconductor/) in series. Breakdown voltage 400V per diode. Still got 8kV voltage spikes (picture below, x100000 attenuation) [](https://i.sstatic.net/pnRQK.jpg) Discussion: Comment: Can you edit your question to provide more specifications on D4? Current, power, recovery time, etc? Also, what are the characteristics of the pulsed DC? Comment: How is the reverse voltage over the diodes in D4 distributed? Parallel resistors over each of them, or do you trust them to have equal leakage currents, being all from the same batch? Maybe the circuit was still operating within its operating range (MOV didn' t trigger) but one of the diodes in D4 was unbalanced in leakage, setting off a cascade of failing diodes. If you want a capacitor to survive, is it a valid suggestion to dimension it large enough to absorb all the energy without reaching its breakdown voltage, or would that lead to improbable large values? Comment: Same batch, no parallel resistors. If the blocking voltage per diode is 16kV and the first one in chain failed, then the transient is over 16kV? If that's correct, then the MOV should have triggered. I think MOV response time is too slow. The released energy > 10kJ, contained by the crowbar diode D1. The transient in not that energetic, at least not in the range of the pulse, it destoyed D4 diodes, and maybe damaged one HV transformer protected by D4 ( There is a series of balanced TVS diodes across the transformer, it was not connected). It is not possible for C1 to absorb all the energy. Comment: It is not possible for C1 to absorb all the energy of the pulse, the energy of the transient is unknown. Comment: You have a good estimate of the energy of the transient just with the maximum current through the inductor. Comment: Max 20kJ, but it is mostly contained by D1, as far as i know. I don't fully understand the phenomenons involved. Comment: what is that scope measurement about? Comment: Low energy (100j) pulse waveform needed for computing the frequency shit ratio. I have no readings on high energy pulse, but the timings should be the same (are they?). Rise/fall time under 20 ns. Comment: Actually I meant to ask what it is. Load current? Voltage? And the zero level, is that this little white arrow next to "(20) Limit Off"? Comment: @joeelectro Voltage drop on a shunt close to the load. The arrow = edge trigger level. ================================================================================
Discussion Chain ID: 405046 ================================================================================ User asked: Op Amp as a simple switch I want to build a little voltage switch that switches on a buzzer and a relay when a certain voltage is reached. Please have a look at the schematic. I use a trim potentiometer to set up the switch voltage so that it equals the zener voltage, in this case 3.3 volts. Then the Op Amp (741) switched to Vcc and drives the transistor (PN2222A) which switches on the 12V Relay and the buzzer. The Basis resistor is set in a way that I will have a Ic of around 150 mA. So far so good. My problem is that the Op Amp is not "ideal" and does not switch to 0V when the Voltage on the positive input is lower than the Zener voltage. There is about +2V, which is obviously enough to drive the transistor, so the relay/buzzer is always on. There is also not a "hard switch" from 0 to Vcc, the Op Amp slowly increases the output voltage and then suddenly goes to Vcc. I am aware of the DC offset problem, but how can I compensate it if I only have Vcc and 0V? One other solution I found on the web was to put a feedback loop in. How do I dimension the feedback resistor? These might be very basic questions, but I would appreciate your help. Thanks in advance. [](https://i.sstatic.net/40Usi.jpg) Discussion: Comment: You're using the op amp as a comparator. Any reason you aren't using a comparator? Also, you've used the symbol for a tunnel diode on what appears to be a zener diode. Also also, you should never use a 741. It's extremely obsolete. Comment: Hi. Sorry, yes, the symbol is wrong. It is a Zener. Quicky scribbled it. Re comparator: I assumed an OP amp is the simplest way to implement a comparator. Re 741. i might be outdated here. When i learned about this 30 years ago (and i forgot a lot) the 741 was up to date ;) what is a modern alternative? Comment: A popular op amp for hobbyists is the LM358; two op amps in one package, cheap, and superior to the 741 in every way imaginable. But you want a comparator for this job, not an op amp. Try looking around [here](https://www.digikey.com/products/en/integrated-circuits-ics/linear-comparators/692) for a selection of comparators, and if you want to browse op amps, they have [those](https://www.digikey.com/products/en/integrated-circuits-ics/linear-amplifiers-instrumentation-op-amps-buffer-amps/687) too. Comment: Thanks! So for instance a LM393 (first result) would be fine. Comment: Note, however, that the LM393 has an open-drain output, not push-pull. It's capable of pulling the output down to ground (or close to it), but it requires an external pullup resistor if you want it to be able to pull high. You can get push-pull comparators; in fact, I believe digikey even has a searchable parameter for output type. Comment: Thanks Felthry, that is very helpful . I found LT1017 for instance. Looks good, but will verify. Comment: The reason the op amp is sluggish to go from off to on initially is that in the off state it's saturated--it's output is pulled as close to the negative rail as it can get, and it's still not at equilibrium because the inputs aren't equal. Op-amps are generally slow to recover from saturation, which is one reason they make poor comparators. Comment: If your relay actually takes 150 mA at 13 volts, then you need to set the base resistor so that the base current is about 10 - 15 mA. And if you go to a real comparator such as the LT1017, you need to be aware that it will not source any appreciable amount of current, so your circuit as shown simply won't work. Comment: Thanks for all you responss. I will have a relay and a buzzer, so I will need 150 or 200 mA. With the LT1017 I can drive a transistor which provides the needed current. So the circuit as i drew up should work since the 1017 is push-pull. I also looked (and ordered) some LM393. Together with a NPN transistor i should be able to get a same result. Any thoughts on this? Comment: Hello again. I got the LT1017 now and set up the circuit. i run it from 14V, car voltage. I connected a LED with a resistor (500) to the output (pin 1), When the output of LT1017 is not connected / open, it goes to Vcc when the comparator switches on. When I connect the LED the voltage drops to abouth 1,7 V and the LED hardly lightens up. I assumed from the description of the LT1017 that it can actively drive up to 70mA and does not need a pull-up etc.? Could someone please advice? thanks Answer 1 (1 votes): You are using an op-amp as a comparator, not ideal but not the end of the world in many applications. Your circuit could work with the proper op-amp. You need one that can reach ground when its power supply is tied to ground. This is what most single-supply op-amps do, particularly if they have rail-to-rail outputs. But if you are going to actually buy the parts (not just pick them up from a drawer) go for a real comparator. Discussion on this answer: Comment: Yes, i will buy the parts now. So will go for compartors. Thanks! ================================================================================
Discussion Chain ID: 405044 ================================================================================ User asked: Why are there so many vias on this board? I was looking at the MMZ09312BT1 development board layout, and I was curious about all the holes they have on the board. Are these vias? What is their purpose (I heard somewhere that they are meant as a filter)? Also it doesn't say explicitly, but is it possible to tell if they have a ground plane on the bottom layer? Datasheet: <https://www.nxp.com/docs/en/data-sheet/MMZ09312B.pdf> Development board on page 8 [](https://i.sstatic.net/zODDx.png) Discussion: Comment: Related: https://electronics.stackexchange.com/a/36845/11123 and https://www.altium.com/documentation/15.1/display/ADES/((Via+Stitching+and+Via+Shielding))_AD Answer 1 (30 votes): This is generally referred to as via stitching, and it's generally used to reduce either the high-frequency electrical impedance or the thermal resistance between layers. It can also be used to provide a low DC resistance path between layers for high current pathways. In this case the reason is certainly RF impedance, however the level of stitching shown is probably overkill even for a 900MHz RF part. However it's easy to do, and doesn't generally hurt anything on a board as sparsely populated as this one. You would need to consult the design documents to determine the stackup details if the layers aren't clearly visible. Often for dev/eval boards the manufacturer will provide a full package of manufacturing documents. Discussion on this answer: Comment: Easy to do, and for an eval board it's not a bad thing to go overboard on things like that. Comment: @TimWescott My experience with RF is limited to a few 4th year classes, but surely there's a point where the holes in the vias are disrupting your ground plane enough to outweigh the benefit? Some of the more packed parts of that board have probably lost 20% of their ground... Comment: @mbrig That's a good question -- in the "I don't know the answer so I'll distract you with a compliment" sort of way. My intuition tells me that as long as the board isn't falling apart, it's OK. But I can't point to any numbers. Comment: @mbrig, it's a little tricky to interpret the black and white drawing, but all of the components seem to have solid return pathways where necessary. At high frequencies, the return currents on the ground layer will follow the same path as the outgoing currents on the adjacent layer(s). Assuming there is a solid ground plan on this PCB (either on the bottom or on layer 2), these paths are all uninterrupted, meaning the current loop areas are minimal, so this board should exhibit quite good performance. Comment: Where vias tends to cause problems is when you have a lot of vias so close together that the pours on other layers can't go between them. This causes the many small holes cause by each via to become one large hole in the plane or pour. This can happen because of stitching (such as when making a low-impedance path between power conductors on different layers) or because you have a bunch of signal tracks changing layers all in one spot. Comment: +1 "however the level of stitching shown is probably overkill" - I agree. Application engineering and technical marketing at Freescale did a very poor job in promoting this device. If this kind of "over-stitching" is really necessary for the part to operate to specifications, no one will buy and use this part since vias are expensive in mass production. Answer 2 (18 votes): It's a high-frequency RF part. 900MHz = 30cm wavelength. So even a board that's a few cm across is a significant proportion of a wavelength. The vias are to make sure that the top copper is really a ground plane, and not some weird unintended resonator. Answer 3 (5 votes): I assume there is a copper pour on the top as well, and the bias are stitching the top and bottom planes together. Depending on the frequency of operation, it is possible that the via spacing would help to cancel out emissions. But in this case this effect would not be significant. What I find interesting is the different via spacing and sizes in the input and output sections of the board. These must be significant, probably contributing to impedance coupling or simply filtering. I’d be curious to know the relation between via spacing and wavelength in those sections. Of course, these could also be attachment points to simplify test setups. You might be able to get a straight answer in the manufacturer’s forum. In low frequency boards, you would find prototyping sections that look very similar, but that is clearly not the purpose here. Answer 4 (3 votes): This IC has 30 dB of gain; even small amounts of feedback will upset the gain flatness and the phase linearity, both of which will upset dense constellations and degrade the data-eye. The IC is only 3mm across, with that footprint-octagon defining the 3mm. The via spacing is about 1.5mm, so the via density has some purpose. If each via is 1 nanoHenry inductance, which is +j6.3 ohms at 1GHz, we can view this "PCB" as a cascade of not-very-good voltage dividers, each divider having a series element and a shunt element. The series element is the low-inductance PCB surface; the shunt element is the high-inductance via. ================================================================================
Discussion Chain ID: 701390 ================================================================================ User asked: I2C issues with ESP32-S3 and 3 separate sensors I'm working on a design that uses a watchdog, temp humidity sensors, and an ADC, all on an I2C bus. We spent the day trying to debug why, after about 20 minutes, the I2C bus signals failed, and all the data became corrupted. We have tried changes to the pull-up resistors, 2.1 kΩ, 4.7 kΩ, and 10 kΩ, and checked the addresses. Yet each time we think we are making progress, after about 20 minutes, the readings go from good signals to a saw tooth wave. I've never seen anything like this before. A hardware reset doesn't fix the issue; only a full power cycle, and then it works again. Does anyone recommend what we can try next to find the root cause? Good data from I2C bus (with 10 kΩ pull-ups): [](https://i.sstatic.net/qproe.png) Bad data after 20 minutes from the I2C bus: [](https://i.sstatic.net/DPcd9.png) Close-up of working I2C bus waveforms (with 2.1 kΩ pull-ups): [](https://i.sstatic.net/ye7Kc.png) Bad data sawtooth closeup: [](https://i.sstatic.net/TU2Sp.png) I2C sensors schematic: [](https://i.sstatic.net/Em8TQ.png) This is the sensors and how they are wired; everything works; we can read from the ADS, HDC, and Watchdog/RTC to get data and set values. Then, randomly, it crashes, and we have no idea why. We can't tell if it's something with the ESP32-S3 or the PCBA hardware. Answer 1 (1 votes): The ADC is missing power supplies. You can fix the schematics and order new PCBs. Or fix the PCB with hobby knife and jumper wires. Or replace the incorrectly connected caps with short circuits for a quick fix. Discussion on this answer: Comment: I see; C63 is wrong; I can jump that to VCC. But that shouldn't crash the i2C bus like this. We can get readings from the ADC and set up alerts over i2c with it. SO would that be the root cause of the i2C bus crashing? Comment: @Jiggly No, both chip supplies are unconnected, not just C63. Of course the problem is having no supplies on chip, it can't work properly without. It is a surprise it works at all. What likely happens is that the capacitors are charged through internal IO protection diodes of IO pins that are pulled high through resistors, such as the I2C bus and other pins that have pull-ups. Comment: Thanks, I added a 0-ohm resistor on C45, and the i2C bus is working reliably again; 10 hours of testing, and it looks stable. I see what you're saying about the internal diode; that makes sense. It's still crazy that it works for 20 -30 minutes before crashing. ================================================================================
Discussion Chain ID: 405042 ================================================================================ User asked: Is there a wrong way to wire a potentiometer? I'm using Circuit Wizard to simulate a circuit and I'm trying to understand how to wire a potentiometer. While trying to learn how current flows through the pot, I found that it works in both directions as it's just a variable resistor. But when drawing a schematic, which is the RIGHT way that current should flow through the component? See the following two schematics: [](https://i.sstatic.net/bTbg8.png) I have the following questions: * Is current supposed to flow in the direction of the arrow or away from it? * Is it unusual to wire a potentiometer what appears to be reverse as I've done here? * Is there any problem with not using the third lead in this circuit? Discussion: Comment: "is there a wrong way to wire a potentiometer": yes. But both of your ways are correct. Comment: Will add regarding your third question, it is common on schematics for the unused third lead to be wired back to the wiper. It makes 0 difference electrically (because the resistance between the wiper and the lead is shorted out), but it just emphasises that you didn't "forget" to connect the third lead, you intentionally are using the potentiometer as a rheostat. Comment: @DSWG Actually, there is a reason for that. The wiper contact, as a mechanical contact, can bounce, and having the wiper shorted to one end of the potentiometer prevents it from ever going open-circuit. Having suddenly 10kΩ instead of 4kΩ isn't nearly as harsh on your circuit or to the ear (in audio applications) as a sudden momentary open-circuit. Comment: You've missed a problem with this potentiometer circuit. You expect that as resistance decreases as the pot wiper moves closer to its connected end, the LED grows brighter. At the VERY end, potentiometer resistance is zero, and too much current flows - and the LED overheats and might be destroyed. It is safer to add a small-value fixed resistor (to limit current flow) in series with the potentiometer. Now total resistance has a minimum value greater than zero. Comment: @Felthry very interesting! Thanks for the interesting fact. Comment: @glen_geek - Depending on power source the LED may not be damaged. However, since most pot wipers are rated for about 10 mA of current, the pot is a different story. Comment: your schematics do not show a potentiometer .... they show a variable resistor Comment: The arrow on the pot wiper just indicates a moving contact - there is no implication of preferred current direction (unlike the arrow in diode and transistor symbols). Comment: @jsotola - Sorry - but the schematic shows a potentiometer being used as a variable resistor. All 3 contacts are shown, even if they are not used. Comment: physically it may be true, but a schematic can show either a potentiometer or a variable resistor, not both at the same time .... if the device was used with three connections, configured as a voltage divider, then it would be a potentiometer .... when it is used with only two connections, then it is a variable resistor Answer 1 (0 votes): A potentiometer is just a resistor - current can flow through it in any direction (including from/to both ends to/from the wiper). If you are just using it as a single variable resistor, rather than as a voltage divider, it is common practice to connect the wiper to the "unused" end of the element - this ensures that there is still a resistor in the circuit if the wiper connection becomes intermittent. Answer 2 (0 votes): The arrow you are referring to, which is the "wiper", is only an arrow to show that it's a wiper. That is to say that it's irrelevant to direction of current. Electrically it doesn't make a difference which direction the current flows. But physically, there are some considerations. Typically, a pot will have 3 pins, with the middle-pin as the wiper. For a simple symmetrical trim-pot, it may not matter physically how the pot is oriented on the board. But for some pots, you may not be able to fit the pins in a certain orientation (too close to the edge of a PCB, for example). Thus pin 3 might be closer to the circuit you want then pin 1, and you simply choose to use pin 3. A common determining factor is the direction of the knob's turning. Say for example you want the resistance to _increase_ as a pot's knob is turned clockwise. That determines which end of the pot to connect to. Because you want the resistance to increase in a certain turning direction, you must choose the other pin to use besides the wiper (1 or 3). This should be detailed in the datasheet. Answer 3 (0 votes): It's good to keep track of which way a pot is wired. All the schematic symbols for pots that I have created have that information as part of the symbol. [](https://i.sstatic.net/VegZA.png) For pots that are not 'B' (linear) taper, such as audio volume controls, it's not only good, it's **necessary** , because the resistance change for a given angle rotation is much different at one end compared to the other. The consequence would be that the volume is very high over most of the rotation and then suddenly drops as the pot is rotated mostly CW, with reasonable volume levels being very hard to set. It's intuitive (to me anyway) that clockwise rotation of the shaft should increase the brightness in this case, so you would want to connect the pot so that happens. (You should also add a series resistor so that the maximum current is limited and does not damage the LED and/or pot). In fact, it's functional either way, and with a linear pot, not much different. And, as others have suggested, it's typical to connect the "open" end of the pot to the wiper, which slightly reduces the wiper noise and has other beneficial effects. * * * As far as current flow, the simulator diagrams show conventional current, which flows from + to -, so in the direction of the arrows. Electrons flow the opposite direction but you don't need to worry about that in most situations. ================================================================================
Discussion Chain ID: 405040 ================================================================================ User asked: How to construct a LTI system with a specific impulse response function, say \$h(t) = \delta '(t)\$? I want to ask the question on a generic basis, but using \$h(t) = \delta '(t)\$ as my example. I have Mathematical knowledge on the LTI system, but no hands on experience. In real life, how can we construct a LTI system with specific impulse response function? Say for \$h(t) = \delta '(t)\$, I know it is a differentiator, so I would search for "differentiator" (e.g. [this one](http://www.learningaboutelectronics.com/Articles/Differentiator-op-amp-circuit.php)) regarding how to construct it. How about the other form of \$h(t)\$? Is there a generic way to construct LTI system for a specific family of \$h(t)\$ (say the family of linear combination of \$sinc(t)\$, \$\delta (t)\$, \$\delta '(t)\$ and other common functions)? Or I need to construct it in an adhoc way for every different \$h(t)\$? Many thanks! Answer 1 (0 votes): First, you can construct _possible_ systems. That means that getting an impulse response of \$h\left(t\right) = \delta'\left(t\right)\$ is right out, because it's non-causal. For that matter, a system that truly has impulse response \$h\left(t\right) = \delta\left(t\right)\$ is also out, because anything real responds in a finite amount of time. In general, if you can start with your desired \$h(t)\$ and break it into a weighted sum of impulse responses that you know how to realize in circuitry, then you can generally move forward. Things of the form \$h(t) = t^n e^{at}\$ are particularly easy, because (as long as you allow \$a\$ to be complex) that's the form that can be realized by an appropriate lumped-element circuit. You can, in theory, implement approximations of arbitrary \$h(t)\$ by making tapped delay lines and summing their outputs -- but that's kind of an expensive wacky old radar technology, not something that's of much use today (unless it's in really expensive, fast radars). In practice, though, you rarely start with an impulse response and design a system to it. The only time I can think of where that's really necessary is in communications systems, and these days that's generally done by converting the signal to digital and doing all of the heavy lifting with DSP. ================================================================================
Discussion Chain ID: 405039 ================================================================================ User asked: How MCU provides an output to pins I would like to know how does MCU provide it's output current. here is a little drawing of my assumption (simplified) of how a pin is functioning when it is set to output. [](https://i.sstatic.net/ADkhK.jpg) Basically it is a transistor that allows current to flow or it doesn't. it cant be something else, but what actually bothers me is V in to the mcu. **Does MCU provide an output using Vcc input directly or this input is going through some other internal components.** **If this is a transistor and 5v goes through it, do i get that Vce drop ?** which is 0.2V. and therefore i actually get 4.8 volts on my pin ? **If i am performing some calculations how would apply a Kirchhoff rules to a circuit with micro controller if i don't know nothing about its internals, only datasheet data.** Discussion: Comment: What you've drawn is what's also called an open-collector output. Some MCUs do have this type of output. Others don't. I think most MCU outputs are fairly accurately modelled as a push-pull output, though. Comment: @HarrySvensson i knew one Svenson, but thanks for the post. itr did actually help me. question is why it is better to use mosfets then ? Comment: @AntonStafeyev Maybe it could be because µC are usually [CMOS](https://en.wikipedia.org/wiki/CMOS) based? Meaning that **all the gates & transistors** inside the µC are also made up of "mosfets". Comment: @HarrySvensson thanks a lot for your answer. that post is almost everything i was looking for, but if ti is possible could u dirrect me a source that has more information about internal construction of pins. The drawing in the post u linked explains how Output only or input only pin works. i would like to know how a pin could be input and output. Comment: If only there was a thing like... a way to search on the internet for documents that you were interested in. Maybe google does that. Who knows. I managed to find a [document](https://courses.cs.washington.edu/courses/csep567/10wi/lectures/Lecture6.pdf) for AVR which shows how it's done for the AVR-family of µC. Look on page 45-48, which you should've done prior to making your question. Some minor research before making a question goes a long way. Answer 1 (3 votes): Somewhere in the literature for most processors there will be representative schematics for the pins. They can be complicated, but usually with a pin set up as an output it boils down to a push-pull CMOS output stage (sometimes open-drain). Usually this is found in the MCU's user's manual -- the data sheets are usually at a higher level. The reason for no drop is -- as stated -- because microprocessors these days are CMOS. I can't think of one that's not. Discussion on this answer: Comment: so as far as i know mosfet has a tiny resistance ? Comment: @AntonStafeyev Tiny resistance, yes, but unless you're pulling a lot of current, not enough to get 200mV. Again, that's in the data sheet -- it should have a maximum current per pin, and it should have a voltage out for that maximum current. ================================================================================
Discussion Chain ID: 405033 ================================================================================ User asked: PID Controller Subsituition I just have a quick question. In my lecture notes, he defined the PID controller as [](https://i.sstatic.net/KtRnI.png) And then he said that this is equal to the following [](https://i.sstatic.net/0sdOi.png) How did he do that? What is k, z1 and z2 equal? Discussion: Comment: I hate to say it, but simple algebra and perhaps the quadratic formula is all that's needed. Are you unable to see how to work it out? Comment: @jonk Yes. Not sure why I just keep following the same wrong steps and end up nowhere. Answer 1 (5 votes): Okay: $$\begin{align*} k_p + \frac{k_i}{s}+k_d\:s&=\frac{k\left(s+z_1\right)\left(s+z_2\right)}{s}\\\\\\\ k_d\:s^2+k_p\:s + k_i&=k\:s^2 + k\left(z_1+z_2\right)s + k\:z_1\:z_2\\\\\\\\\therefore\\\\\\\k&=k_d\\\\\\\ k\left(z_1+z_2\right)&=k_p\\\\\\\ k\:z_1\:z_2&=k_i \end{align*}$$ If you accept that \$k=k_d\$ solves for \$k\$, then that's two remaining equations and two remaining unknowns: $$\begin{align*} z_1+z_2&=\frac{k_p}{k_d}\\\\\\\ z_1\cdot z_2&=\frac{k_i}{k_d} \end{align*}$$ Can you move forward from here using the quadratic equation? Discussion on this answer: Comment: This is a fun answer, one that shows the questioner that simple math and simple deduction skills goes a long way. Comment: Wow. I'm stupid. I've got it now. Thanks a lot and sorry for the time-wasting question. Comment: @AlfroJang80 All of us go through these kinds of things. You aren't stupid. Just needed a push in the right direction. I'm sure you'll remember the idea now. Comment: Just as a note; it's possible to choose a combination of \$k_p\$, \$k_i\$, and \$k_d\$ that give you unstable or complex zeros. That's usually a clue from the Universe to you that you're about to learn some practical issues of control theory involving buzzes, thumps, or smoke. But sometimes it's actually the right thing to do. ================================================================================
Discussion Chain ID: 405028 ================================================================================ User asked: How can I solve for impedances if given RMS currents? Given a very simple circuit such as this. [](https://i.sstatic.net/88mDj.png) If I where given the RMS values for the three currents, how could I go about solving R and Xl? (the resistor and inductor in paralell) I know I can not apply KCL using the RMS values, even if I tried the sum of the three currents is not zero (as in total current is not equal to the sum of the currents of the two branches). I tried getting the peak value from the RMS values and then apply KCL but I'm stuck because the total current and the current that goes thru the inductor will have some unknown angles. What would be a good strategy to solve this?. Discussion: Comment: Hint 1: the current through an inductor is in phase withers the voltage across it. Hint 2: the complex current phasors *do* add to zero. Answer 1 (2 votes): Well, we know that: $$\underline{\text{Z}}_{\space\text{in}}=\frac{1}{\frac{1}{4}+\frac{1}{\text{R}}+\frac{1}{\text{j}\omega\text{L}}}=\frac{\frac{1}{4}+\frac{1}{\text{R}}}{\left(\frac{1}{4}+\frac{1}{\text{R}}\right)^2+\left(\frac{1}{\omega\text{L}}\right)^2}+\frac{1}{\left(\frac{1}{4}+\frac{1}{\text{R}}\right)^2+\left(\frac{1}{\omega\text{L}}\right)^2}\cdot\frac{1}{\omega\text{L}}\cdot\text{j}\tag1$$ So, know you know that: $$\left|\underline{\text{I}}_{\space\text{in}}\right|=\frac{\left|\underline{\text{U}}_{\space\text{in}}\right|}{\left|\underline{\text{Z}}_{\space\text{in}}\right|}=\frac{\left|\underline{\text{U}}_{\space\text{in}}\right|}{\sqrt{\left(\frac{\frac{1}{4}+\frac{1}{\text{R}}}{\left(\frac{1}{4}+\frac{1}{\text{R}}\right)^2+\left(\frac{1}{\omega\text{L}}\right)^2}\right)^2+\left(\frac{1}{\left(\frac{1}{4}+\frac{1}{\text{R}}\right)^2+\left(\frac{1}{\omega\text{L}}\right)^2}\cdot\frac{1}{\omega\text{L}}\right)^2}}\tag2$$ And: $$\left|\underline{\text{I}}_{\space2}\right|=\frac{\left|\underline{\text{U}}_{\space\text{in}}\right|}{4}\space\Longleftrightarrow\space\left|\underline{\text{U}}_{\space\text{in}}\right|=4\cdot\left|\underline{\text{I}}_{\space2}\right|\tag3$$ And we can write: $$\left|\underline{\text{I}}_{\space1}\right|=\frac{\left|\underline{\text{U}}_{\space\text{in}}\right|}{\sqrt{\left(\frac{1}{\text{R}}\cdot\frac{1}{\left(\frac{1}{\text{R}}\right)^2+\left(\frac{1}{\omega\text{L}}\right)^2}\right)^2+\left(\frac{1}{\omega\text{L}}\cdot\frac{1}{\left(\frac{1}{\text{R}}\right)^2+\left(\frac{1}{\omega\text{L}}\right)^2}\right)^2}}\tag4$$ And remember that: $$\left|\underline{\text{I}}_{\space1}\right|=\sqrt{2}\cdot\text{I}_{\space1\space\text{rms}}\tag5$$ And that: $$\omega\text{L}=\text{X}_{\space\text{L}}\tag6$$ Discussion on this answer: Comment: @JoaquinBrandan Using \$(3)\$ you can get the voltage, I edited that into my answer just a minute ago. Comment: If you gave me the numerical or exact values you got for the currents I can solve it for you using Mathematica?! Comment: I see, You can compute the RMS voltage across the 4Ohm resistor and since they are all in paralell that is the overall RMS voltage, then solve for the remaining components. brillant. It feels like this way of solving it is a concecuence of the shape of the circuit and not the general method I was picturing in my head. in \$(5)\$ you state that the \$I_1\$ is not RMS, however all currents are given in RMS so that should not be necessary, right?. I am given the three currents in RMS already. How did you use mathjax here? the dollar signs dont seem to work for me :c Comment: @JoaquinBrandan On stackexchange you need to use a backslash before the dollar sign. Comment: @Felthry, only on EE, actually. Comment: @JoaquinBrandan Can you give me the values you got for the different currents?! Comment: Why did you squared and then took the square root in \$(2)\$ ? The actual values are not very useful, I need to understand the concept so that I can apply it later on other problems :/ Comment: @JoaquinBrandan Well do you know how to find the absolute value of a complex number? The values are actually usefull so that I can solve them for you and that you can work towords the answers I got. Comment: Oh I get it. yeah. I didnt know you could use Ohms law like that (using absolute values of all the complex numbers). Let me chew on your answer for a bit. The numbers are I1=18 I2=15 I3=30 BTW. Thank you so much, I think I'm getting it now. Comment: Great, now keep going! The problem you quickly find is that you need to solve a fourth order polynomial to determine R or L. ================================================================================
Discussion Chain ID: 405024 ================================================================================ User asked: Do cascoded MOSFETs need to be in their own wells in order to properly connect bulk to source? I am learning to design CMOS layouts. When creating the layout for something like a cascoded current mirror, are individual wells needed to properly connect the bulk to source? For example, for the cascoded current mirror seen in figure 1, does there need to be 3 individual p-wells? M1 and M2 are both source to ground, so they can go in the same well in order for bulk to be connected to source/ground. However, the sources of M3 and M4 are connected to the drains of M1 and M2, respectively. Do M3 and M4 each need to be in their own individual wells such that bulk can be connected to their source/the drains of M1 and M2? Figure 1: Cascoded current mirror. Discussion: Comment: How do your Vts vary with channel length? A very short channel for the upper FETs may be very useful approach. Answer 1 (1 votes): No. That would make cascoding too onerous to be so widely used. You would have to account for the body effect in your calculations but the principle and the advantages remain the same. Answer 2 (0 votes): No you don't need separate P-wells. In "normal" CMOS proceses the P-well isn't even separate, it's the P-substrate and shared between **all** NMOS transistors: [](https://i.sstatic.net/AcghE.png) As long as you connect the P-substrate to the lowest potential (usually ground, which is the case in your circuit) then the NMOS drain and source regions will be reverse biased as they will be at the same or a higher potential. So M3 and M4 share the same P-substrate with M1 and M2 and that's OK. M3 and M4 will have an increased Vt due to their source not being at the same potential as the substrate (Body effect). So the complete cascoded mirror you show will share the same P-substrate. There do not need to be separate P-wells and often the IC manufacturing process doesn't even allow it. Some (triple-well) processes do allow for separated P-wells but for a current mirror there would be no point as it would increase the layout size and make device matching worse. ================================================================================
Discussion Chain ID: 405023 ================================================================================ User asked: Wien bridge slowly decaying oscillator I want to build a resonator that slowly (~3 seconds) decays without a stable oscillation. I've tried using a simple RLC circuit without luck - I've got ~1-2ms decay time at maximum; so, I've turned my attention to active oscillators, particularly to the Wien bridge oscillator shown below. If I turn the R4 all the way to the right, I get a stable square-wave output; if I turn it to the left, the output shape becomes more and more sinusoidal and at some point it becomes unstable, decaying to silence after some time has passed after an induced by pressing the SW1 button disturbance. If I continue turning the R4 to the left, the decay time decreases; it seems logical, that if I want a decay time around several seconds, then I need to turn the R4 right just up to the point where the oscillation starts. This solution, however, is impossible to embody in real parts, since even a small change in resistance (due to the temperature change, for example) will put the oscillator in the stable oscillation territory again, which I want to avoid at all costs. So, my questions are: 1. How can the Wien bridge oscillator schematic be modified so that it will be slowly decaying without the risk of a stable oscillation? 2. Is there a better way to build a slowly decaying resonator? I am looking, **if possible** , for a purely analog solution without inductors and without "cheating" by using a stable oscillator and a VCA to control the slowly decaying signal amplitude. [simulate this circuit](/plugins/schematics?image=https%3a%2f%2fi.sstatic.net%2fRLtFP.png) - Schematic created using [CircuitLab](https://www.circuitlab.com/) Discussion: Comment: It's not called wein bridge but W**ie**n bridge; named after physicist [Max Wien](https://en.wikipedia.org/wiki/Max_Wien). Comment: @Curd, typo. English is not my native language, didn't check his name in english. Comment: I was so shocked by the name Wein Bridge, that I felt almost alienated here, and went google to see those new inventions since I left univesity, indeed google even showed a Wein bridge article, right now reading and see that is actually a Wien Bridge... :-) After all electronics is an Art, and that's part of the reason I think... Comment: @sx107: even if English was your native language it wouldn't help you because Wien is a proper name. Comment: I don't think you can do this purely electronically. From your component values you want about 1600Hz, which means about 4800 cycles before it dies out. For that, you probably want a mechanical resonator and some sort of a pickup. Either glue a piezo element to a tuning fork, or check out Wikipedia for information on how Wurlitzer and/or Rhodes electric pianos are made. Answer 1 (2 votes): As you've discovered, boosting the ridiculously-low Q of RC circuits up to high values (near oscillation) requires very stable components, and well-controlled gain. It is asking a great deal, and stability is a big problem. Starting with an LC resonator would be much easier. Starting with a higher Q than RC networks means less gain is needed. But "L" you don't allow. An alternative resonator might be a piezo element. No "L". Starting Q at resonance is high, requiring little extra gain to extend the decay time , or push into oscillation: [](https://i.sstatic.net/FAbeF.jpg) A one-transistor gain element is usually used to make an oscillator. Changing resistor values should allow gain to be reduced to the point where oscillations decay slowly. The only downside is that frequency is determined by piezo physical parameters: [simulate this circuit](/plugins/schematics?image=https%3a%2f%2fi.sstatic.net%2fUzzBh.png) - Schematic created using [CircuitLab](https://www.circuitlab.com/) Discussion on this answer: Comment: I said "if possible". What would be the right way to build it using an L component? Comment: @sx107 Hard to find an "L" that is really stable. The "L" usually sets the Q of an LC resonator...you'd want to start with a high-Q LC resonant circuit by minimizing R, and boost its Q with a gain stage with regenerative feedback. Search for regenerative receiver circuits. Their oscillator stage is designed to be adjustable smoothly at the edge of oscillation where you want to operate. Even so, they are still fussy to adjust. Answer 2 (2 votes): Just like it`s not possible to realize a linear circuit having exactly unity loop gain (steady-state oscillation) it is a problem to exactly meet a loop gain of 0.999 or so. I think, the "most critical path" is to meet exactly the gain requirements for the active part of the circuit. Therefore, the following approach could solve the problem: Usage of an oscillator configuration based on a unity gain amplifier which does not need any resistors (with tolerances) in the feedback path. There are some circuit alternatives - start a search for "unity gain oscillators". **EDIT/UPDATE:** Perhaps a better and more reliable alternative: Use a classical Wien-oscillator and multiply the output with a decaying gain factor (first-order RC-step response) - for example with an OTA. In this case, the decaying signal is used to drive the gain-determining current Iabc for the OTA. Answer 3 (1 votes): @sx107 @TimWescott A bit delayed, but, without any info on what application your decaying oscillator will need to fit to, I like TimW's approach. So, why not buy a second-hand electric guitar. This mechanical oscillator is easily stepwise tunable, has a very high Q-factor (decaytimes 5 s or more) and can be electronically read out. ================================================================================
Discussion Chain ID: 405017 ================================================================================ User asked: Reducing voltage for increased current through wire I am wondering, if I reduce the voltage going through a specific sized wire, can I therefore increase the current? I am creating a series-parallel battery bank and it will output 7.4 volts at 75 amp however all cable rated for 75+ amp is far too thick for the product. 10awg is the biggest I can really go. Someone please give me your knowledge! Answer 1 (3 votes): I think you've confused several concepts here, but the short answer to the question I think you're asking is no, you can't increase the allowable current in a wire by reducing voltage. The allowable current for a given size wire is determined by the how much temperature rise is acceptable in the wire and by how much voltage drop is acceptable between one end of the wire and the other. The heating limit of the wire sets the allowable power loss per unit length. Since wires have resistance, the power loss in the wire is equal to the current squared times the wire's resistance. Heating limits are usually determined by applicable standards, for which various tables are generally available. The maximum allowable voltage drop depends on the application; you would have to know the characteristics of your load to be able to determine how much voltage drop is acceptable. Because the resistance of a wire is a function of it's cross section and its length, shorter wires of a given gauge will have less resistance (and thus less voltage drop) than longer wires, so the length is a factor as well. Where I think you may be getting confused is that if power is held constant, reducing the voltage requires increasing the current. So for a constant power load like a switching converter, reducing the voltage will mean that the converter has to draw more current from the supply to maintain its output power. In contrast, a resistive load like an incandescent light bulb will draw less current from a lower voltage supply. To get more power through a given size wire, you generally need to _increase_ the voltage. This is why mains power distribution systems generally use very high voltages (hundreds of thousands of volts) for high power/long distance distribution links. The voltage is stepped up for transmission, then stepped back down again close to the point of use. As similar strategy can be done in a battery power distribution scheme as well, but the cost versus benefit for a small system may not make sense. Discussion on this answer: Comment: So in your obviously professional opinion, what gauge wire do you suggest using for a 7.4v 75amp circuit? (Don't mean to convey that as sarcastic) Comment: Without knowing more about your application, probably somewhere between 8AWG and 2AWG. It really depends on the details, of which you haven't provided nearly enough. Comment: It's essentially a vape box mod, 3 18650 25amp batteries per bank in series, and the two banks in parallel, which, if I have calculated correctly each battery being 3.7 volts and max discharge of 25 amp should output 7.4 volts at 75 amps Comment: You would need to look at the characteristics of your load and determine what level of power loss is acceptable in the wiring and how much voltage drop your load can tolerate without adverse effects. ================================================================================
Discussion Chain ID: 405015 ================================================================================ User asked: Clock signal generator using 7400 [](https://i.sstatic.net/4mVHD.png) I have an old PCB that uses this clock generator (means I'm absolutely sticking to the schema). The IC is standard 7400, resistors are the same, but the capacitors I'm using have 470 uF (500's are hard to come by). The clock drives a traffic lights simulator, hence the period is **1~2 seconds**. When I increase the the variable resistor to about 75%, the clock stops. O-scope shows me both the capacitors are discharging more slowly, and the voltage on the gate inputs gets stuck in the undefined region. That brings me to these questions: 1. Why this keeps happening? 2. What's the relationship (equation) between the R and C in each "branch"? Should I increase the C, or lower the R, or what exactly? 3. how are the capacitor & resistor values calculated = Timing / voltage / current requirements, considering the IC used? 4. Anything else needs to be mentioned? (School me please) Discussion: Comment: good news: nowhen in history have capacitors ever been as accurate as they are today. Chances are the 500 µF capacitor in your circuit diagram had a \$\pm\$30% tolerance – meaning your 470 µF is more likely to be acceptably close to what this circuit was designed to operate with. Comment: Are you certain it is \$ 7400 \$ and not perhaps \$ 74LS00 \$ ? Comment: @glen_geek I am, unless the markings are wrong. But what difference would using another family have? Comment: @PavolHanzel if the NANDs are faster or have tighter hysteresis than those of the ancient days of lore when people drew the schematic you have, then this circuit simply won't work. Your circuit only works because old logic ICs were "bad". Comment: @PavolHanzel \$ 7400 \$ gate input current won't pull low with a 1.8k, because input bias current is 1.6 mA. \$ 74LS00 \$ has bias current of 0.4 mA. Operating range of the pot might be larger with a 74LS00. Comment: 74xx had a hysteresis? More of a "dead zone" between 0.7V and 2.4V in which the behaviour was completely undefined. Comment: @PavolHanzel What are you willing to change? Also, is the existing 7400 in the circuit still fine? There are changes, over time, that take place (metalization migration, more or less depending on the currents taking place inside through various pathways, for example.) It is possible you need to replace the 7400. (I still have some unused ancient ones dating back to the mid-1970's when I was wire-wrapping up my own cpu.) Are you willing to consider a tiny adapter board for this PCB? Comment: I should probably asked hours ago, but, what was the frequency you wanted to generate? Comment: Tell you what. Just as an experiment, try tieing one input of each gate to +5 instead of to the other. This will reduce the input current requirements by a factor of two, and might just give you the result you want. Answer 1 (1 votes): What you see here is a very straight-forward oscillator: your NAND gates are just wired up to be inverters. If you just take one inverter and connect its input to its output, it should theoretically start to oscillate infinitely fast. If you think about it, an inverter is just an amplifier with an exact phase shift of 180° and a high amplification. In practice, its speed is limited, so that won't work reliable. So, what you do instead is have two inverters in series, giving you a phase shift of 360° \$\pm\$something; since you can't tell 360° phase from zero phase – that's basically stable (if nothing excites them). Then, you add phase shift – ideally, something that has a phase shift of 180° at but a single frequency. In this case, two high pass filters were built. High-pass filters have a frequency-dependent phase shift. Your high-pass filters are RC filters: * C1ıR13 * C2ı(R14+P) due to P being adjustable, you can tune the frequency at which the oscillation stabilizes. Lord knows the actual phase of these inverters – 1970's logic wasn't really _fast_ or _precise_ in analog terms. So, a theoretical analysis of this circuit will not yield useful data. Since, with good chance, you don't have access to the same batch of suboptimal logic ICs that were used in the original design, but probably to logic ICs that are far better and faster, as soon as you don't sufficiently dampen that C2 filter, things stop to work. Long story short, this only works with bad hardware of the past. Don't stick to the original schema; build your own oscillator. It's way easy these days (or really, since the invention of the NE555, which was exactly meant to solve this kind of problem. You are literally the first, and very likely the last person I meet for whom using a 555 would be a technical _upgrade_). Discussion on this answer: Comment: Instead of the NE555, a single 74HC14 inverter with one resistor between input and output and one capacitor between input and ground would also do the trick. Because that one **has** a hysteresis. Comment: well, but you then would still be fully dependent on the current abilities of a logic IC (feeding the low-pass RC filter that you describe, whose characteristics depend on the voltage being stable...); that feels unfortunate, seeing that you actually want a stable oscillator rather than a proof of concept that you can implement *some* oscillator with but an inverter. Comment: Whenever I read **500µF**, I know stability of the time constant is a non-issue. Comment: oh, well. gotta point there. Comment: I would prefer the [74HCU04](http://he.fi/photo/ua5-dissection/sheets/mm74hcu04.pdf) or the 74HCU00 parts for an oscillator. Unbuffered. The propagation and transition times are balanced. Comment: Hey, let's find something we can all agree on! If OP has two resistors, two capacitors and an inverter, anyway, he could actually have a colpitts oscillator with a crystal as frequency standard. Throw in that second inverter as inverting buffer, and get a proper square wave oscillator with a crystal-stable and -accurate frequency. Comment: @jonk: these are nice for MHz. The OP is going for mHz, which makes you want Schmitt trigger behaviour. Comment: @Janka Ah. Yes. Completely skipped over me about the \$500\:\mu\text{F}\$ capacitor!! hehe. Comment: ah darn, there goes my "use a crystal instead" idea. (unless OP adds a clock divider behind all this) ================================================================================
Discussion Chain ID: 405013 ================================================================================ User asked: Trigger an analog SPDT switch ONLY with a long button press I'm currently working on project where I need an analog SPDT switch to be only triggered by a long button press. Long story short I'm trying to make a module that would fit inside a Game Boy. This module would consist of the analog switch and the long button press registration part. The switch needs to be triggered when one of the existing button on the Game Boy is pressed for a long time (let's say select held for 2-3 seconds). The switch will then trigger a different oscillator and send a higher frequency to the Game Boy, overclocking it. I've got everything figured out but the long button press thing (at least I think). Thanks in advance for the help, and sorry for my limited knowledge in electronics Discussion: Comment: hm, while not impossible, switching out a crystal oscillator does sound tricky. How do you plan to hook up the crystals through an analog switch? Comment: It's on an SP, I removed the existing the crystaland added an 8mHz one. This is figured out as I tried with a physical SPDT switch and it worked fine, so electronic one should be fine ? Comment: hm, it might be, but a physical switch is, at higher frequencies, pretty different from an analog one, and you'd need to take things like its parasitic capacity and phase behaviour over frequency into account! Comment: This is getting to be a FAQ here. Looks like a lot of people are looking for something that mimics the behavior often found in cell phones and other devices, now. If someone else doesn't do it, I may just set up a small business making odd-ball parts, with selectable options available, in sot-23-6 that the big boys won't bother competing in. Answer 1 (0 votes): That'll be harder than you think. As far as I remember, the gameboy buttons are _scanned_ , i.e. the hardware activates a set of current sources in sequence, and for each of them checks which current sinks see a current flow. That way, you don't need an pin for every single button. [Compare reverse engineered schematics.](http://www.devrs.com/gb/files/hardware.html) But that means that no button ever is "continuously" conducting current if pressed. So, you'd have to build something that "counts" how many times within a time span a button has been closed whenever there was voltage across it; basically, do the same as the gameboy hardware does itself. There's certainly clever ways of doing that, but let's be honest here: the by far easiest way, and with a solid chance also themmost compact one, would be a cheap small microcontroller hooked up to observe the voltage across the button matrix diodes (with high impedance, of course). Doing so would have another benefit: Instead of then using an analog switch to change crystals (not even sure that works; analog switches have their own capacitances and phase behaviour, and your CPU + oscillator combo needs a specific loading capacity to work), you could unsolder the crystal, and replace it with a differential clock generated by your microcontroller; it's totally feasible to use the original oscillator (or a compatible one) to drive your microcontroller. That would then use a multiple of the oscillator's frequency (for example, 16× the oscillator's frequency) to generate its internal clock, and you could then generate any division of that clock with the built-in PWM unit that basically any microcontroller has. Lower-tech solution: Use a reed switch / relay to switch out oscillators, and actuate that with an external magnet. ================================================================================
Discussion Chain ID: 701389 ================================================================================ User asked: Inverter Oscillator Ground Return I have a PCB design for a guitar pedal with a DSP chip processing some audio signals that would normally run off a 32768 Hz crystal, but part of the guitar effect allows the user to change the clock speed using a slide potentiometer. To do so, I am using the Schmitt trigger oscillator circuit shown in the Falstad schematic. My question is regarding ground return paths and shielding of the audio trace from the oscillator. As shown in the PCB layout image, the oscillator circuit is entirely contained within a ground pour on the top layer. There is a solid ground pour on the bottom layer below the oscillator. There is an audio trace to the left and top (highlighted in yellow) and some audio traces off to the right (not shown). Additionally the DC power supply is off-screen to the right (also not shown). Given the design of the oscillator circuit, am I correct in thinking that there should be no high frequency ground return path from the oscillator that induces noise in the audio traces, and only the DC will have a ground return path off to the right? Should I include some via fencing to further shield the audio? Notes: 2 layer board, solid (not split) ground plane. The location of the oscillator wrt the audio trace/dsp etc are determined by external requirements, namely the layout of the potentiometer and other elements on the user facing side of the guitar pedal. [](https://i.sstatic.net/JO2LQ.jpg) [](https://i.sstatic.net/pcCKb.jpg) Discussion: Comment: Does the DSP use the 32768Hz from your inverter oscillator to multiply it with a PLL for internal use? Comment: Yes, precisely. It's a Spin Semiconductor FV-1 for reference. Comment: It may not answer your question, but it is unlikely that the PLL can stay locked to an unstable/noisy/jittery reference clock coming from an RC oscillator built with inverters. There could be a reason why it was using a crystal. While in some ICs a PLL can be used with internal oscillator, they are usually not such low frequency which require a large multiplication factor. I think the 32 kHz coupling to audio is the least of the problems, and it depends on the impedance on that audio wire too. Comment: Understood. I have tested this using a breadboard version with a lead soldered to the clock pin and it seemed to work pretty well. The clock looks pretty stable on my oscilloscope, however I don't have a quantified phase noise. I'm sure there is a minimum recommended clock speed but I don't think I've reached it quite yet. Additionally a similar circuit, minus the potentiometer, is used on a few commercial guitar pedals as well, using the same DSP so I believe this solution could work. Comment: Spinsemi explicitly says in their knowledge base you can use that kind of oscillator. Comment: Oh yeah, I forgot to mention that as well. Comment: Would you consider using a spare inverter CD40106 as output buffer for pin 8? It is unclear what this oscillator is driving...a variable load can change its duty cycle, or frequency slightly. Answer 1 (0 votes): Traces radiate mostly downwards/upwards (to their flat side). So make sure you have solid GND under your oscillator, connected to the oscillator ICs with close Vias to the IC. If you leave the GND plane you show without via fencing, the signals on the GND plane will (possibly) bounce back and forth until they find their return path. So do use via fencing. You can also lave more space between the GND and the audio signal, there is no need to keep those two close, since you have GND plane underneath the audio signal. Leaving copper so close to the audio signal can make these "bouncy" signals on the copper decouple to the audio signal. Using an oscilloscope, it might be easy to spot of the oscillation decouples to your audio signal. Example of one of my own projects, the I2C data decouples between the twisted pair of cables: [](https://i.sstatic.net/N1t0D.jpg) ================================================================================
Discussion Chain ID: 405010 ================================================================================ User asked: Identifying strange burnt resistor color code I'm trying to figure out the resistance of a burnt resistor in the PCB of a Hoover FD22G 011 (a cordless vacuum cleaner, with rotating brush; should be the same as the Deik ZB1516, which is the actual code on the PCB). [](https://i.sstatic.net/x2rmx.jpg) [](https://i.sstatic.net/dba0o.jpg) The resistor is marked as R27 (so it should indeed a resistor and not a similar-looking component), is between the negative battery terminal (B-) and the negative brush (not vacuum!) motor connector (SB-). It's ~4.5 mm in diameter, so it should be a 1 W resistor. Despite being burnt (it left some horrible black marks on the PCB, plus the usual burnt resistor smell), some color bands are still visible. I'm quite certain about the black on the left, the red on the right, and I'm decently confident about the gold, second from right. However, to me this doesn't make much sense, as AFAIK black cannot be neither the first nor the last band in a resistor! Same as the gold one - how can it be second or second to last? To try to investigate this further, I tried to scratch a bit over the wire to measure the resistance between a terminal and several different windings. Bizarrely, I found very small resistance (under 0.2 Ω per winding, and I don't even know if I should trust my multimeter for such small values), which seems to me quite strange - such a big beast of resistance to introduce a minimum resistance on a DC motor? Doubly bizarre if we think that the crude contacts that bring the current from this PCB down to the brush will introduce more resistance than this... Any idea? * * * **_Update_** : forgot to say, there's a similar, non burnt resistor in the circuit: [](https://i.sstatic.net/FZm8l.jpg) Sorry for the much lower quality photo, I don't have my camera with me now; the colors are a bit altered by the phone camera, but here the rings are definitely black, yellow, violet, silver and (most probably) brown. The position in the circuit seems similar (it's between the negative battery terminal and the negative _fan_ motor wire), so we can suppose it's a current sensing/limiting resistor as well, but unfortunately it isn't the same resistor - the power rating is lower for sure, as it's a little shorter and thinner (it's ~4 mm of diameter). However, this still sports: * the initial black ring (so, it's not that it's charred in the burnt resistor) - so, [maybe it's actually a leading zero](https://electronics.stackexchange.com/q/171289/30363)?; in that case, this would make it a 0.47 Ω ± 1%; * the shining ring, that here is clearly silver; * the final ring, which is most probably brown, and it may be compatible with the orange-ish tint of the last ring of the burnt resistor. Discussion: Comment: That looks too charred to rely on the current color. That black could have been blue or purple before and discolored with heat, that red could easily be orange or discolored brown... Comment: @Felthry: that was my first thought and I agree for the red, but the black seems to be really uniform and outside the burnt zone; but even then, how can there be a gold stripe (the metallic reflection is quite clear) in that position? Comment: Have you checked inductor values? Gold in the middle somewhere is more typical of inductors, and it would make sense of the low resistance reading - and the spiral burn stripe. A burned out resistor (especially a wire wound one) would fail open rather than fail short. Comment: It is also possible that it really is a low resistance part used as a shunt to measure the current through the motor. Comment: @JRE: I'll try immediately, but on the PCB it's marked as "R27". Also, the resistance did fail open "collectively" - it's just that I tried consecutive windings skipping the completely burnt zone (where it is indeed open). Comment: Gold in the multiplier band means x 0.1. Silver means x 0.01. Given the resistance reading and the color I see in photo, I'm guessing it was 0.1(something) before it burnt, with a silver band, and that the resistance increased and the silver darkened in the "event". It's probably a current shunt for charging or protection, but that's a guess, too. Comment: Ok. My suggestions were based on the available information. So, no inductor. Might still be a low value wire wound resistor used to measure current. Comment: @JRE: that seems more plausible - Indeed the device appears to work for a few seconds, then shuts itself down, as if going into protection mode (the LED blinks as for a "low battery" condition). If this resistor is indeed used to measure current through the motor it makes sense that, when broken, the protection mode would go awry. Comment: @JRE: sorry, my bad, I should have posted it into the question. I'll add it immediately. Comment: If it is a current shunt, it would be in series with the motor. If it is a shunt, and it is open, then the motor can't run at all. Comment: @JRE: it is in series with the _brush_ motor, and indeed, trying it again, the _brush_ motor isn't working at all. Comment: Thats really cool, you can see the burns from the wire wound portion of the resistor on the outside Comment: @laptop2d: yep, indeed it's what actually helped to confirm its value at the end - scratching a bit the burnt paint allowed us to measure with decent precision the resistance of some of the windings. ================================================================================
Discussion Chain ID: 405008 ================================================================================ User asked: How to fix this wifi FPV antenna I do not know much about antenna's. A wire broke off of a Wifi antenna, being part of a video transmission unit of a quadcopter. [](https://i.sstatic.net/ndahT.jpg) The short grey colored wire on the right side of the picture broke off. I simply tried soldering it back on. But that does not seem to work. The range of the antenna now is not even 2 meters. The thick shrinkwrapped black part of the antenna is a holow metal tube. I assume that the center of the antenna is going through the tube, while the outside of the antenna should be attached to the tube. But this is just a guess of mine, I have not much knowlegde about antennas. The black antenna wire is so small that I can not see a distinct core or shield. Is this a coaxial wire? How should it be attached to the metal tube? In other words: How could I fix this antenna? Thanks. Answer 1 (2 votes): Frequency is not given, but this looks like it _could be_ based on a quarter-wavelength antenna main element (your broken wire), and a quarter-wave sleeve balun element: [](https://i.sstatic.net/4R183.gif) Coax cable extends into the left end of the metal sleeve, which is hollow. The left end of the sleeve is electrically floating, unattached to anything. The right end of the sleeve is attached to the coax shield. Coax centre conductor is attached to the quarter-wave antenna wire, where it appears at the right end of the sleeve. Answer 2 (1 votes): This looks like a basic 1/2 wavelength dipole antenna, similar to the one shown [here](https://www.allaboutcircuits.com/technical-articles/wi-fi-antennas-part-1-fundamentals/), with the central element broken off. It may be difficult to solder it back on without shorting it to the metal sleeve to which the braid of the coax cable is connected. A better idea is to find a spare coax cable with the right connector (or just shorten the existing one), peel off 1/4 wavelength (about 3 cm or 1.2" for 2.4GHz) of the braid, and then crimp or solder the sleeve to the coax braid so that the central element is sticking out: [](https://i.sstatic.net/Pqpjw.png) If attaching the sleeve is too difficult, you can simply solder another 1/4 wavelength piece of wire to the sleeve, and make it point in the direction opposite to the central element. ================================================================================
Discussion Chain ID: 405007 ================================================================================ User asked: What distinguishes an ordinary thyristor from a GTO thyristor? A thyristor, I know, is a four-layer PNPN structure, with an anode on the first P section, a gate on the second P section, and a cathode on the second N section. This simple structure suggests that any thyristor ought to be possible to turn off, by routing all of the anode current out through the gate, making the cathode current go to zero, thereby unlatching the thyristor. In a simulator, a two-transistor model of a thyristor as shown below does indeed turn off when a sufficiently low-resistance path to ground is provided. [simulate this circuit](/plugins/schematics?image=https%3a%2f%2fi.sstatic.net%2fpGOJi.png) - Schematic created using [CircuitLab](https://www.circuitlab.com/) And one can purchase thyristors specifically designed to be used like this, called GTO (gate turn-off) thyristors. So my question is this: What makes a GTO thyristor special? Is it just an ordinary thyristor but with specified characteristics for this mode of operation? Or is there some different silicon structure inside of it that makes it work fundamentally differently? Discussion: Comment: As someone who's interested in electronics but not particularly familiar with thyristors, a definition of "GTO" would be helpful. Gate turn-off? Comment: @chrylis Yes, GTO stands for gate turn-off. I'll edit that into the question somewhere. Answer 1 (7 votes): Interesting question! Let's start with how we typically use a Thyristor. The Cathode will usually be connected to Ground and the Anode to supply via the load: [simulate this circuit](/plugins/schematics?image=https%3a%2f%2fi.sstatic.net%2fYzh3g.png) - Schematic created using [CircuitLab](https://www.circuitlab.com/) So the electrons enter at the Cathode and travel to the Anode. In the drawings below, the Cathode is at the top! So the electrons flow from top to bottom (only in the doping profiles, not in the schematic above)! After some searching I found these two drawings of the doping profiles of both devices. This is the doping profile of a "normal" Thyristor, [from this site](https://www.electronics-notes.com/articles/electronic_components/scr/thyristor-structure-fabrication.php). [](https://i.sstatic.net/8yPU7.png) And here is the doping profile of a GTO (same source as above, press Next a few times). [](https://i.sstatic.net/EbFYN.png) The main difference that I see is that the GTO has an additional P+ region (highly doped P-region) for the Gate contact. Such a highly doped region is used to make a "better", more low-ohmic contact to that doping region. According to Wikipedia: > Turn off is accomplished by a "negative voltage" pulse between the gate and cathode terminals. Some of the forward current (about one-third to one-fifth) is "stolen" and used to induce a cathode-gate voltage which in turn causes the forward current to fall and the GTO will switch off (transitioning to the 'blocking' state.) For me that could explain why the GTO can be turned off while the normal Thyristor cannot. In a normal Thyristor the gate doesn't have such a good contact to the top P region which prevents it from diverting enough of the electrons to make the Thyristor turn off. In a GTO the contact to that P-region is much better so many more electrons can be removed (via the Gate) from that P-region. Also the voltage of this P-region can be controlled much better through the low-ohmic contact. That also allows the Gate to pull down the voltage of this P-region relative to the Cathode which will bias the Cathode (N+) to Gate (P) junction in reverse and blocking the Cathode current. Discussion on this answer: Comment: So if I'm reading this right, a non-GTO thyristor can't be turned off by pulling the current away through the gate terminal? Or is it just much harder? Comment: Probably there are non-GTO thyristors that you can turn off through the gate under certain circumstances, for example when the Anode current is small, close to the holding current. Also you might need such a low (negative) voltage on the gate to turn it off that you would need to exceed the Gate-Cathode breakdown voltage. So yes, much harder and also it cannot be done reliably (as it can with a GTO). Comment: I would think that having the gate grounded through a sufficiently low-resistance path would work, no? As long as the G-K junction isn't biased into conduction? Or would that not work? Comment: Incidentally, the same source you gave for the doping profile of a standard thyristor has, [a few clicks of "next page" away](https://www.electronics-notes.com/articles/electronic_components/scr/thyristor-gate-turn-off.php), a similar doping profile of a GTO thyristor, which might be better than the wikipedia article as it shows that the lack of a p+ region by the gate and a p rather than p+ anode region are not just simplifications they made that wikipedia didn't. Comment: *I would think that having the gate grounded through a sufficiently low-resistance path would work, no?* Probably the Gate P-region itself has too much resistance for that to work. Also the P+ region in the GTO allows for extra capacity for recombination of electrons in the gate region. That might be needed to "catch" enough electrons to be able to turn the device off. I updated the 2nd picture, thanks for that tip. Comment: Any idea why the GTO device has a p+ anode region, by the way? Comment: I noticed that too, I do not expect the higher doping level of the Anode for a GTO to make such a difference. I do not see how the Anode can affect the on/off function that much also since it is "far away" from the Gate/Cathode which are in control of the on/off switching. ================================================================================
Discussion Chain ID: 405006 ================================================================================ User asked: How to generate a clock for my ring counter? I want to run a 4 phase switched reluctance motor at low speed. The expected conduction sequence for the motor winding(y, r, b, g) follows the output similar to that of a 4-bit ring counter and thus I want to use a ring counter to give gate pulses to the power circuit of the motor. The problem is with the clock. I want to be able to generate the clock from the outputs of two optical sensors in motors rotors. The following picture explains what exactly I want to achieve. [](https://i.sstatic.net/zCDRH.jpg) So, using the two sensor outputs, Q1 & Q2, I want to make a clock as shown in the clock waveform, which I will feed to my 4-bit ring counter to generate the 4 expected phase currents, Iy, Ir, Ib, Ig. (As can be seen, these expected phase currents follow the output of a 4-bit ring counter). Thus, will be able to run my motor at low speeds like 60/120/180 RPM. **How to generate the "clock" for the 4 bit Ring counter from the sensor outputs(Q1 & Q2) as shown in the figure above?** _The clock will be positive edge triggered to the counter. Also, as the sensor output(effect) is generated as the motor rotates(cause) , initially I plan onto give a manual start to the motor via some extra circuitry and then as the motor attains some low speed, the external circuitry can be automatically disconnected and the counter circuit (using sensor outputs) will be used to run the motor._ **_Also, suggestions on some other different methods to run the motor are also welcome._** Discussion: Comment: Could you explain the logical connection between Q1, Q2 and CLK? I might be a bit unused to motor control, but I fail to see how clk can be derived from Q1, Q2. But I'm sure you have something reasonable in mind. Could you explain? Comment: Actually, there isn't any logical connection between the CLK and Q1 & Q2. Comment: Then I don't understand your question "*generate the "clk" … from the sensor outputs(Q1 & Q2) as shown … above*". There has to be a logical connection, or your question makes no sense! Comment: And yes, you're right. Even, I think clk can't be derived from Q1 & Q2. However, I am more interested in how can I utilize Q1 and Q2 in some form of digital logic to generate continuously repeating pulses in the form of the four expected currents Iy, Ir, Ib and Ig as shown Comment: You'll need to be more specific than that. You have some requirements for your clk in relation to Q1 & Q2 that for some reason you can't put into explicit words. Can you really at least *try* to do that? Like "Clk needs to have a rising edge whenever Q1 or Q2 has a rising edge, and no clk pulse might ever be longer than a Q1 pulse", or something. Just "some form of logic" would be: Ignore Q1 and Q2, and generate a square wave, and done. That's logic, and it fulfills all the requirements you have stated so far. So get better at stating the requirements! Comment: In that sense, obviously the counter clock will be edge triggered. Other than that, I can't get more specific, the Q1 and Q2 are the sensor outputs giving information about rotor position wrt 4 phases of the motor. That's the most specific I can get regarding Q1 and Q2. Now, how these can be utilized to generate the repeating current pulses. Of course, the pulses must follow the requisite angular duration as mentioned on the degree axis. Comment: it's not obvious. You didn't state it. Edge-triggered on what edge? Generate *under what conditions*? What's the idea? Really, I don't understand what you mean with "must follow the requisite angular duration" – please put that into words, and **edit** your question to contain these requirements. Thank you! Answer 1 (2 votes): You appear to be somewhat confused about cause and effect. The ring counter needs to be going to get the motor to turn. That would be the cause. The sensors that detect some aspect of the motor rotating are the effect. Trying to devise some means to generate the cause from the effect will normally not work as there would be nothing to get things started from time zero. Generally it would be way better to generate the CLK signal independently from some circuit that produces the rate that you want the ring counter to operate. The sensor outputs would then just follow the driven behavior of the motor in a cause and effect relationship. If you applied some intelligence to the interpretation of the sensor outputs, such as by using a microcontroller, you could possibly have that modulate the behavior of the standalone clock generator to increase or decrease the clock frequency to accommodate load changes on the motor that cause its operating speed to change. ================================================================================
Discussion Chain ID: 405003 ================================================================================ User asked: Trouble with simulating an SCR I was reading about SCRs and I'm trying to simulate [2N5060 SCR](http://www.onsemi.com/pub/Collateral/2N5060-D.PDF) but having some issues when I plot the currents and voltages: [](https://i.sstatic.net/DcIEy.png) First by looking at the datasheet, I set the R4 to keep the gate current a bit less than 200uA. For V2 I set the on time for the 5V gate pulse as 50u and 100us period. I set a load which does not exceed 0.8A rated. And here is the current through R1: [](https://i.sstatic.net/Atv0f.png) and here is the zoomed view: [](https://i.sstatic.net/BtUTo.png) And here is the plot of the voltage at the gate node: [](https://i.sstatic.net/BXzLC.png) Why is the load current has so many spikes?(it even gets worse with the shorter pulse ON times) Is the gate voltage normal? It doesn't go to zero volt even I put a resistor between the gate and the cathode. Why doesn't this SCR rectify the current? It passes the current both way, see my first plot. I might be doing something fundamentally wrong but couldn't figure out the source of the issue. edit: The gate current: [](https://i.sstatic.net/h5CCs.png) **Edit 2:** I increased the gate current as suggested and it still doesn't work. [](https://i.sstatic.net/gnFd5.png) [](https://i.sstatic.net/QroOK.png) And here is the SPICE model: ********** *SYM=SCR *SRC=2N5064;2N5064;SCRs;TECCOR; 200V 0.8A .SUBCKT 2N5064 1 2 3 * TERMINALS: A G K QP 6 4 1 POUT OFF QN 4 6 5 NOUT OFF RF 6 4 400K RR 1 4 267K RGK 6 5 80 RG 2 6 9.09 RK 3 5 0.112 DF 6 4 ZF DR 1 4 ZR DGK 6 5 ZGK .MODEL ZF D (IS=3.2E-16 IBV=100U BV=200) .MODEL ZR D (IS=3.2E-16 IBV=100U BV=200) .MODEL ZGK D (IS=3.2E-16 IBV=100U BV=5) .MODEL POUT PNP (IS=320F BF=1 CJE=402P TF=102U) .MODEL NOUT NPN (IS=320F BF=100 RC=0.45 CJE=2.01N CJC=402P TF=3.74U) .ENDS ********** Discussion: Comment: *2*N5060? That's odd. SCRs are usually 3N or 4N. Comment: It says Sensitive Gate Silicon Controlled Rectifiers. Maybe I chose the wrong device to play with.. Comment: Anyway, it looks to me like your SCR is never actually turning on. The leakage current spec is that it can pass up to 50μA DC when turned off (though this data is at elevated temperatures, but I have no idea what temperature your SPICE model assumes), so it's well within spec. Comment: What is the actual gate current? I think you're not actually giving it the current it needs to turn on. Comment: I will add the gate current plot now Comment: Here is the gate current: https://i.sstatic.net/h5CCs.png Comment: Well, whatever's happening, your thyristor isn't turning on. You're using it in a strange mode of operation, and your gate current is marginal, so I'm not sure exactly what the problem is but I'd suggest increasing V1 and decreasing R4, see if that gets it to turn on. Comment: @Felthry Nah, we used a zillion 2N5064 (same thing but higher voltage) back in the day. SCR, all the way. Motorola IIRC. Comment: @SpehroPefhany Odd naming convention (pretty sure the JEDEC standard is that 2N means two junctions, or at least it used to be), but it's definitely a thyristor, yeah. Comment: @Felthry 2N6028 was a 4-layer PUT, used in the same product. They kind of went nuts with those names. At least the TO-92 triacs had MACxxx names, IIRC. Answer 1 (1 votes): Below the trigger current, the SCR will act a bit like a transistor, so the gate current will be reflected in the anode current. When the trigger current is reached, 200uA minimum in this case, the positive feedback takes over (given a sufficiently low load resistance) and the SCR latches on until the current drops below the holding current (stated as 5mA maximum for this part, but typically closer to the trigger current). Edit: I don't have a working 2N5060 model,and I'm not going to import one, but here is the behavior with a 2N6564 which is similar. I've reduced the gate resistor and the load resistor. You can see the jaggies in the anode current near the zero crossings due to not reaching (or maintaining, on the falling edge) the minimum holding current. [](https://i.sstatic.net/6vIFt.png) The lack of triggering at low current may be a timing thing- the 200uA is okay for DC but not for 50usec pulses, or it could be a problem with the model, you can poke it and find that out. Discussion on this answer: Comment: Please see my edit 2. I increased the gate current to 600uA still doesn't work. I also added the SPICE code for that rectifier. Comment: @user164567 You need to increase it even more, Spehro uses a value of `500`, not `8k`. In fact, try it with `650` and see the results. I think it would be a minor revelation. Don't forget that SPICE is SPICE, and models can only get as good as the creator made them, they almost never are a perfect match. Also, usng a value of `0` for the rise/fall edge (in LTspice) doesn't mean instant rise/fall, it's physically impossible, so the default values are used, which are `10%` of `Ton`. Answer 2 (0 votes): You have wrongly interpreted the datasheet. \$I_{GT}\$ Gate Trigger Current is the minimum current needed to trigger the SCR, not the max current it can handle. \$I_{GM}\$ is the maximum gate current. Hence your gate current need to larger than \$0.2\textrm{m}A\$ Also, add SCR spice mode. I do not know why but this SCR start to trigger when **Igt ≈ 10mA** [](https://i.sstatic.net/x569t.png) [](https://i.sstatic.net/MnMW1.png) Do you have in your LTspice the component named Scr_params? If so use it instead and set these parameters [](https://i.sstatic.net/7xR5a.png) .subckt 2N5064 Scr params: + Vdrm=200v Vrrm=200v Ih=5ma Vtm=1.7v Itm=1.2 + dVdt=30e6 Igt=0.2ma Vgt=.8v Ton=3.2u Toff=30u + Idrm=10u Discussion on this answer: Comment: Please see my edit 2. I increased the gate current to 600uA still doesn't work. I also added the SPICE code for that rectifier. Comment: @user164567 I update my answer. ================================================================================
Discussion Chain ID: 405002 ================================================================================ User asked: Cellular towers in rectangular grid Not that far from where I live there are 6 towers that appear to be for cellular purposes in a perfect grid. You can see them in the picture I took from google maps. In the center of the road are lights, but on either side you can see 3 poles. Is there something special going on here, or are these just 6 towers that have been placed in a grid for convenience? They are far to far apart for any phased-array type stuff, unless they are operating at a few tens of MHz. [](https://i.sstatic.net/P1ZQM.png) Discussion: Comment: Those look too short to be cellular towers. They're barely any taller than the street lights... Comment: Speed trap alarm bells ringing LOL. Comment: @brhans this is a highway, so these lights are quite tall. I have seen them in person and they are very similar in size and appearance from what I know are cell towers. (if you consider the fact that they are well above the tree canopy, and these are big oak trees...) Comment: Aren't those a bit close together to be cell towers? Comment: Google Street View URL? ================================================================================
Discussion Chain ID: 404989 ================================================================================ User asked: Logic behind a PID controller? I'm having trouble understanding the logic behind a PID controller used for temperature control. If I were to implement it with a SSR and an Arduino, for example, my aim is to have the PID value be zero, is that correct? Anything different than zero and the relay would activate and make the heating element get hot until the error reaches zero? Is it possible to calculate how much time the relay needs to be activated to reach the temperature or is it better to activate it on really small intervals and check the error? Discussion: Comment: Logic behind a PID controller is usually explained in a college in a semester-long sophomore class called "Control Theory", with three or four prerequisite classes of math and basic engineering. https://web.stanford.edu/class/archive/ee/ee392m/ee392m.1034/Lecture1_Intro.pdf Comment: why do you want to use PID? simple on/off with hysteresis is not enough? Comment: recommended reading: [PID without a Ph.D.](http://wescottdesign.com/articles/pid/pidWithoutAPhd.pdf) Comment: You have identified the control variable as the amount of time that the relay is activated. You should also choose a period over which you update related to the time it takes for your system to heat up or cool down. Control Engineers aim for an update period about 5-10% of the system "time constant" (the time it takes from 0 to 37% of the full-on temperature.) For small, fast heating systems the time constant and update period could be seconds or less, but for large scale systems it could be minutes. The output of the PID is the fraction or time in the "on" state during the update period. Answer 1 (2 votes): > ... my aim is to have the PID value be zero, is that correct? Not quite. You are hoping that the _error_ will be zero. > Anything different than zero and the relay would activate and make the heating element get hot until the error reaches zero? Not always. The PID controller may suppress the output if the output is increasing at a rate that would cause it to overshoot - even though it is below setpoint at the moment. > Is it possible to calculate how much time the relay needs to be activated to reach the temperature or is it better to activate it on really small intervals and check the error? Generally you will be limited by the number of switching cycles the relay can tolerate. You might decide that switching once every 5 s to 10 s is slow enough to prolong the life of the relay but fast enough that thermal response of the load doesn't allow the temperature to vary too much. Having done that, you then apply proportional time control to the relay. Let's say you decide on a 5 s cycle then if the PID output is 20% the output is on for 1 s out of 5 s. For 60% it's 3 s out of 5 s, etc. [](https://i.sstatic.net/oe3Yw.png) _Figure 3. The classic PID control function. Source:[Wikipedia - PID controller](https://en.wikipedia.org/wiki/PID_controller)._ As explained in one of my linked answers below, as the integral action corrects the output the error falls to zero so the contribution of the proportional control also falls to zero. The output when the error is zero is maintained purely by the integral action. See my answers to the questions below for more on the topic. * [Please explain in layman's terms how a PID accounts for inertia in temperature control](https://electronics.stackexchange.com/questions/311507/please-explain-in-laymans-terms-how-a-pid-accounts-for-inertia-in-temperature-c/311531#311531). * [Understanding the flow of a PI Controller?](https://electronics.stackexchange.com/questions/346730/understanding-the-flow-of-a-pi-controller/346759#346759) * * * From the comments: > When you say for example "if the PID output is 20% the output is on for 1 s out of 5 s", the 20% is in relation to what? The setpoint? Because I thought the output was a numeric value. The 20% will be the percentage of full-scale (or maximum) PID output. For the cruise control on your car this maximum would be accelerator pedal pressed to the floor; for a refrigeration system it would be cooling valve fully open; for a ship's steering control it would be 100% rudder; for your heater it is 100% output. The output of your PID will be a number between 0 and a maximum. If you're working with an 8-bit micro then that might be 0 to 255 (28 -1) while for a 16-bit micro it might be 216 -1 = 65535. Meanwhile, for a micro with floating point capability you might set it as 0 to 1.0. What ever value the PID outputs has to be converted to a percentage of your heater duty-cycle, 5 s in our example. This part is just simple mathematics. Discussion on this answer: Comment: I see, that makes sense. A little question though. When you say for example "if the PID output is 20% the output is on for 1 s out of 5 s", the 20% is in relation to what? The setpoint? Because I thought the output was a numeric value. Comment: See the update. Comment: "The output of your PID will be a number between 0 and a maximum." For temperature control, or anything else where the drive only goes one direction. For things (like motors) where the actuator can pull as well as push, it'll be -maximum to +maximum (i.e., -100% to +100%, -32787 to +32767, -1.0 to +1.0, etc.). Answer 2 (1 votes): A PID controller with an on/off actuator can still provide more than only on/off control. View the output of the PID loop as duty cycle. Thus 0.0 to 1.0 means 0 to 100% duty cycle of the relay within a configurable time period. For example, an output of 0.5 could mean the relay should activate 50% of a 60 seconds period, 30 seconds on, 30 seconds off. As [Felthry](https://electronics.stackexchange.com/users/57556/felthry) correctly warns, you may not make the period too short. For example, if you are controlling a 10 kW heater, you must not use a 1 second period. It will be the death to any mechanical relay within a few hours, and it will cause havoc on your electrical network. But you also must not make it too long, otherwise the feature it is of no use at all. This means you must consider the minimum on/off time of the output **bit**. Discussion on this answer: Comment: Careful using a PID controller with a relay like this, though. If your time period is too short, your circuit will actuate the relay frequently and shorten the relay lifespan. But a sixty-second period as suggested here should be fine; that means no more than one actuation cycle of the relay every minute. Comment: I don't quite understand how to do that. Let's say I have my Kp = 1 and the other constants are zero. The temperature right now is 30 ºC and I want 50 ºC. The error being 20 and the total PID value also being 20, how would I translate it to what you're saying? Comment: @LucasS., it depends on your proportionality constant. You have a 20 degree difference. Maybe that means you want 50% duty cycle, so you close the relay for 30 s and then open it for 30s. If there were only 10 degree difference, you'd close the relay for 15 s and open it for 45 s. (Of course this is just P control, for PID control you'd also consider the sum of all your previous error measurements and the difference between the latest error measurement and the previous one) Answer 3 (1 votes): > Anything different than zero and the relay would activate and make the heating element get hot until the error reaches zero? This is not proportional control, it is _bang-bang_ or _on-off_ control. You would normally want to have a small error band around your target temperature to avoid excessively toggling your actuator, and you'd use hysteresis in the control. For example, if your target is 50 C, then you might turn on the heater only if the temperature drops below 47 C, and turn it off only when the temperature goes above 53 C. > Is it possible to calculate how much time the relay needs to be activated to reach the temperature or is it better to activate it on really small intervals and check the error? If you try to calculate the time needed, that's not even really a control system, it's just "dead reckoning". Depending how well your thermal environment is controlled and characterized, it might even work. But normally you'd turn the heater on, and continue to monitor the temperature while leaving it on, until your control law tells you to turn it off. In a proportional controller (P), you'd vary the power of the heater depending on how far the actual temperature is from the target. The exact relationship between temperature difference and heater power is a proportionality constant you'd need to choose to optimize your design. In a PID controller you'd also consider the history of past error measurements, and how quickly the error is changing when determining the heater power. Now you have 3 proportionality constants you can adjust to optimize your control system. As Jeroen3's answer says, if you want to vary the heater power proportionally using only an SSR to control it, you'd have to use a PWM scheme of some kind. You'd want to have the object's thermal time constant much longer than the minimum interval you can turn the heater on and off for. Discussion on this answer: Comment: why do you want to use PID? simple on/off with hysteresis is not enough? Comment: @Juraj, maybe when you don't want the dead band from hysteresis, or when the plant is prone to overshoot. Comment: you want implement phase control to regulate power to heater? Comment: sorry, I don't know how it happen that I commented your Answer and not the Question ================================================================================
Discussion Chain ID: 404986 ================================================================================ User asked: GPSDO control algorithm I am currently building my own GPS disciplined oscillator. I have a OCXO which is used as clock source for a microcontroller and one of its counters, and the 1PPS signal from the GPS module is connected to one of the capture inputs of the same counter. Currently, I have following control algorithm: On the rising edge of the PPS signal, the counter's value is latched and compared to the previous value. If the difference is something else than 10000000, then the EFC voltage of the OCXO is increased or decreased accordingly. I have my GPSDO now running for several days, and it appears to be rock stable compared to a commercial GPSDO from Trimble, but it has the problem that it takes at least one full day until it properly locks. So I try to find a control algorithm which locks faster. I was thinking whether I could implement something like a PLL in software. E.g. each time the rising edge of the 1PPS signal occurs, I could calculate the value the timer should have the next time when the rising edge occurs and so on. By subtracting the actual timer value from the desired one, I get something like a phase error which I then could use to steer the OCXO. I would expect that this should lock faster than my current approach, and it should be more accurate because the integration time is basically infinite - even the smallest error will, at some point, lead to a phase difference greater than 1 count. A further problem I have with both approaches is: how do I determine when the GPSDO is actually locked? Are there other, probably better approaches for the control of an OCXO by a 1PPS pulse? Answer 1 (1 votes): Your wish to use a software solution suggest that no hardware be added. That's a tough spec. So what hardware is offered **within** a common microcontroller that might be re-applied to resolve a time span under 100 nanoseconds? An experiment was tried with Microchip's 16F1455 microcontroller. Its analog-to-digital converter is a successive approximation type with ten-bit resolution. The sampling window from the data sheet is not well-defined, but could be short enough to charge the internal sampling capacitor quickly. It might be quick enough to sample the 1pps pulse of the GPS output, and provide time resolution better than 100 ns. The experiment clocked 16F1455 with a 10 MHz fixed crystal oscillator. The A-to-D was set to sample a function generator input square wave signal. Function generator frequency was set close to the sampling rate of the A-to-D converter, a period of 409.6 microseconds. The function generator provides a five-volt peak-to-peak square wave with +2.5v DC offset, terminated with a 75 ohm resistor at the processor-end. Amplitude is set slightly less than 5v, so that “high” voltage yields a result slightly below the 1023 maximum count, and “low” voltage yields a result slightly above the zero count: [](https://i.sstatic.net/JOgUw.png) UART output allowed A-to-D samples to be collected by a PC. Here is the sub-sampled output showing the function generator's square wave. Of interest is the square wave rise time and fall time. Rise time becomes a ramp-like rise, spanning about 4.5 samples. With an A-to-D resolution of one part in a thousand, time resolution of about one nanosecond is possible with this sampling technique.: [](https://i.sstatic.net/tAcP4.png) Improving time resolution from your 100 ns to 1ns should enable you to reduce phase-locked-loop settling time for the OCXCO. This is a kludge solution since the internal A-to-D sampler is not specified for this service. But it is one way to improve time resolution without extra hardware. Discussion on this answer: Comment: this is interesting. Actually, you built sort of an analog interpolator, as they are used in some frequency counters. However, I wonder whether accurate control of my OCXO is actually impossible with only 100ns of resolution? Couldn't I average 100 seconds, and thus increase my resolution by a factor of 100? Comment: @T.Pluess Yes, resolution can be gained over longer time periods (like 100 s). We're trying to shorten loop settling time. Getting better time resolution (1ns vs. 100 ns) in the 1-second GPS pulse period should help. ================================================================================
Discussion Chain ID: 404979 ================================================================================ User asked: How to get the MSB into a logic gate which will check if a number is negative or not? I need to create a logic gate which will find out whether a number is negative or not. The input is 8 bits and the output is 1 bit, and if the input is 1 (i.e. negative number) then the output should also be 1, but if the input is 0, then the output should also be 0, so it kinda works like a NOT gate without the inverter. I've read about the MSB and how it works and that I'd need to feed it in to the input but I'm not entirely sure how to write it. I'm going to be testing this on a HDL, so I'll need to write it a bit like: Not(in=in[1], out=out[1]; and so on. Any ideas? Discussion: Comment: Can you explain what you mean by "testing this on a HDL"? Especially clarify whether you mean VHDL or Verilog, but also how exactly you plan to test it; in a simulator? On an actual FPGA? What simulator or FPGA? Comment: @Felthry i'm writing the actual chip in Visual Studio code. saving it as a .HDL file and then running it in a Hardware Simulator. I'm not exactly sure on the name/version as it's literally called Hardware Simulator Comment: Visual studio does HDL now? What device are you targeting when you compile it? Comment: @Felthry [This](https://youtu.be/Yo0trkA-fh4?t=157) is what i'm using. Turns out it's actually called Hardware Simulator 2.5, and the stuff on the left on the video is how my code for it looks like in VS Code. Comment: In Verilog you'd just `assign signbit = in[7]` and be done. If you have no other option you could cascade two inverters. Comment: @ThePhoton what do you mean by cascade two inverters? The language that i'm using only allows me to specify the chip name, the inputs and the outputs and nothing else. I've tried doing Not(in=in[7], out=neg); but it doesn't seem to work :/ Comment: Make a new signal like "sign1". Now you can `Not(in=in[7], out=sign1); Not(in=sign1, out=neg)`. Comment: But there is probably a gate available that does this already. Maybe `Buf` or `Buffer` or something. You are not using a very widely used HDL, so very few people will know the syntax. Maybe only people who've taken the same class you're taking. Comment: @ThePhoton Thank you, adding the sign1 thing works. Would you be able to tell me how this works, as i'm not entirely sure? Comment: You invert a signal twice, you get the signal back. Not(Not(A)) == A. Answer 1 (0 votes): You don't do anything. You can use the signal as is: `if (number[7]) // do whatever you want when it's negative else // do the positive thing ` Or use an assign statement like suggested in comments. Discussion on this answer: Comment: So I've written it as Not(in=in[7], out=neg); but it doesn't seem to work. The language that i'm writing it in doesn't allow me to use if statements or whatever, all I can do is specify the chip name, the inputs and the outputs and that's it. Comment: What's the language? That's not vhdl or verilog, which are the only two mainstream hdls. I used some other fringe researchy ones in school though... Comment: I honestly don't know, it's one that I use at school so it's probably the "fringe research ones" that you mentioned. It's layed out like the stuff on [here](https://github.com/seebees/nand2tetris/blob/master/projects/01/And.hdl) Comment: Interesting. It looks like a custom hdl designed for teaching purposes. The only built in is NAND, and you use it to construct every other piece you need. You could certainly build a non-inverting buffer out of two cascaded buffers. But there also might be a way to use the wire directly since you don't need a buffer logically, they're generally used for physical design reasons, and you're modeling logic only. But unless you find people here with experience with this language you probably won't get a useful answer. Ask the instructor! Answer 2 (0 votes): In Verilog you'd just `assign out = in[7]` and be done. There might be a gate available in your HDL that does this in one step. It might be named something like `Buf` or `Buffer`. But if you don't have the documentation for your HDL, or there really is no way to simply tell it that one signal is an alias of another, you could cascade two inverters. [simulate this circuit](/plugins/schematics?image=https%3a%2f%2fi.sstatic.net%2fUdY3J.png) - Schematic created using [CircuitLab](https://www.circuitlab.com/) As an aside, the language you're using looks more like a netlist language than a full featured HDL. It's probably been designed solely to support your class, and isn't used in industry at all. Your professor or TA is probably the best one to explain the syntax and available gates to you. ================================================================================
Discussion Chain ID: 404971 ================================================================================ User asked: Rough estimation of power consumption in an electronic design I want to get a rough estimation of the power that my design is going to need. Is it sane to calculate the power of every IC component based on values in DC Characteristics in the corresponding datasheet, add them together and get a rough yet reasonable value or will I be totally off? EDIT: DC Characteristics have 3 columns minimum, typical and max. I will use various combinations based on the use of every IC in a given state. I thought it was clear in the original question that I will use _values_ (which include min, typ, max) from DC Characteristics table, not the max values per se, but apparently it is not. Discussion: Comment: How should we know? We don't know what kind of ICs you use, and how you use them. If you, for example, only use LED drivers near their maximum power, then sure, that's going to be close. If you, for example, have a microcontroller and let it sleep for 99.5% of time, no, this is going to be completely wrong. Obviously, maximum ratings are maximum ratings and nothing else. Comment: The absolute maximum ratings may be much different than the typical power consumption of a component; they should not be used to get an estimate of a design's total power. You need to do more work than that. Comment: @Elliot Alderson You are right, it was my mistake, I confused DC Characteristics table (which includes min, typ, max) with the Absolute Maximum Ratings table. Down votes totally justified. Comment: @Marcus Müller I did make a mistake in the original question, I updated and clarified. The reason I am not stating the IC components is because I wonder if this can be applied as a general practice, not only in this particular situation. Comment: Also keep in mind that current will vary with operating temperature. There are a lot of variables here - this question is likely un-answerable. Answer 1 (5 votes): Adding the maxima (from the normal operations sections) of your ICs will yield a (very conservative) upper bound on your current consumption. To get at a more realistic value you can either measure, or figure out how the actual values vary with the circumstances. Power voltage, temperature, operating mode, and clock frequency often have a big impact. Start with the list of the power consumptions of all your componets, sorted from high to low. Concentrate of the top entries, you can probably ignore the tail of the list. The 'attack' on the individual components requires experinece, skill and insight, and depends a lot on the type of component. In a comment you mention the AT25SF041. Its current depends on its mode of operation (power-down, stand-by, active). The conservative estimate is that it is always active (max from the table: 16 mA). If this puts it on top of the list, you need to get more info about how it is used. If you have a lot of components that attribute roughly the same current, and you can live with < 100% working products, you could use the typical values instead of the max ones, or do a distribution-based addition (assuming some distribution..). Another interesting aspect is whether you need the average of the peak power consumption. A good design probably needs to take both into account. PS thumbs-up for using the normal-operation values, be be aware that we see too many questions (and sadly even answers!) here that use the "absolute maxiuma", which are almost never relevant. Answer 2 (0 votes): No, you can't just take current and voltage values from the dc characteristics table and multiply them. The problem with this approach is that a typical device cannot meet those maximum current and voltage ratings **at the same time**. Your calculations will be grossly incorrect. Consider a 2N3904 transistor. The maximum \$V_{CE}\$ is 40V, the maximum \$I_C\$ is 200mA. Multiplying those gives a power dissipation of 8W, which an order of magnitude greater than what this transistor can actually dissipate in air at room temperature. Discussion on this answer: Comment: I agree with what you said for this specific example. But I will provide you with another, just to elaborate on my thinking. One of the components I am working with is [AT25SF041](https://www.adestotech.com/wp-content/uploads/DS-AT25SF041_044.pdf). On p.33, table 12.3 it lists various currents according to operation. Since I know my input voltage (3.3V) and when I perform a specific operation, I assume I can calculate the power at that state. Comment: But what assumptions does this table make about the output pins? If you have output pins then they will be consuming power and I'm pretty sure the table you cite doesn't try to guess what they are doing. Comment: The aforementioned IC is a flash memory that communicates the data via SPI interface. So, the mentioned currents for when performing a specific operation under specific circumstances (input voltage, operating frequency) I am pretty sure that take into account the output pins since in this IC they do a very specific operation - implement the SPI. If another IC has a general purpose output pins, then yes, I agree with you, you have to take account what these pins drive. Comment: Well, you have changed the question now. Your original question asked about "all of the ICs". It's not fair to use single chip as an example and then assume you can extrapolate to the entire system. And I would not assume that the power consumed by the pins is included in the datasheet values unless that is specifically stated. ================================================================================
Discussion Chain ID: 701387 ================================================================================ User asked: how can I calculate impedance matching for STM32WLE5 RF network? I am attempting to compute an impedance matching network by following the guidelines outlined in the ST Application Note - [AN5457](https://www.st.com/resource/en/application_note/an5457-rf-matching-network-design-guide-for-stm32wl-series-stmicroelectronics.pdf). However, on page 24, the formula and calculations appear perplexing to me due to the presence of a negative value under the square root. [](https://i.sstatic.net/arMPl.png) Even though the provided example calculation values for L1 (4.45 nH) and C1 (5.53 pF) are intended for a 14 dB power setup at 868 MHz, they don't correspond with the component values found in the reference design, such as the [MB1720](https://file.io/MO1x2FtYmQc6). For instance, besides L1, the reference design includes a 0 Ohm resistor, and for C1, it features 0.7 pF. [](https://i.sstatic.net/cTye7.png) What further confuses me is that these values are allocated to a high-power reference design - 22 dB components too. Kindly advise how a matching network is calculated? Does the reference design show wrong component values or are the Application Note calculations misleading? Discussion: Comment: You have little red markers on the schematic implying that every node is 50 ohm and, that definitely will not be the case so, please explain what that is all about. To explain each component in detail proper figures are needed for the IC output impedance and antenna impedance. Comment: I have revised the post and included a link to the Schematics along with the more detailed screenshot. Comment: You still haven't explained what the 50 ohm red markers are all about. These cannot be correct at all and, although you are distracted by the process, I am distracted by those markers. This doesn't help me explain to you what might be going on here. I mean, if you just wanted the theory on how a pi-filter can match different impedance that's easy but, it's all the unknowns such as antenna impedance and source impedance that makes this a mammoth process to explain. Start with humbler beginnings is my advice then learn from that level. Comment: And please provide a direct link to the source document. I won't download anything from unknown sources for my own protection. Comment: those 50 ohms are impedance of PCB traces, from MCU RF pins to RF switch and to antenna Comment: Direct link" https://www.st.com/resource/en/schematic_pack/mb1720_schematics.zip Comment: If that's what they indicate then it's a mess because using a 50 ohm trace of any significant length with an impedance source or load that isn't 50 ohm is going to produce problems. If on the other hand those traces are short, then there's no need to state that they are 50 ohm. That's my confusion here. ================================================================================
Discussion Chain ID: 404969 ================================================================================ User asked: Separate two batteries getting charged by one charger with diodes? I've got a robot that I use two batteries on. One of the batteries power the servos and engines and the other is for the digital boards. * The servos need 5 V. * The control board and LCD run on 5 V. * The engines use 12 V. Both batteries are identical 12 V packs (3x 18650) each with their own BMS. The robot is using DC-DC 12 V to 5 V step down converters to get appropriate voltages to the different parts. I want to be able to charge both batteries from one 12 V source but also keep them isolated so the motors battery cant take juice of the digital battery and vice versa. Can I use diodes on the 4 lines (2+, 2 Ground) coming from the single charger two for each battery to accomplish this separation? Should I put a diode on each side of each battery or for example only on the ground or volt? Is there a better way? The lines between the Arduino and the controller don't link the batteries in any way. But the common charged does which is the problem I want to solve. [](https://i.sstatic.net/7q6om.png "Schematic") Discussion: Comment: What kind of circuit do you have in mind? I really can't envision a case where this power flow problem can be solved with a diode, but I also don't know everything nor have in my head what you have in yours – please draw a schematic explaining what you have in mind!! Comment: thanks for the schematic, but *where* do you want to fit in the diodes? Answer 1 (1 votes): Essentially you are asking how to charge a 3s2p pack. The better answers will involve [battery balancing](https://en.wikipedia.org/wiki/Battery_balancing). A process which, in the most rigorous examples, involves extra wires to every battery terminal and a processor controlled charger. Likely, the simplicity of using 2 independent chargers on 2 independent 3s1p packs outweighs the complexity of balancing a single 3s2p pack. Even more so as the 2 independent 3s1p packs will have different power demands and therefor different charging histories. Discussion on this answer: Comment: each 3s1p battery pack has BMS and so have to barrel jacks coming from them for input and output. the BMS lets me charge them together but the cables also makes it behave like a 3s2p pack which is bad as the engines introduce noise and also can reset the digital board if they stall. Comment: Even starting at the same state-of-charge, there is no guarantee it would be the same when resuming charging: agree that charging with an independent current looks called for. Not necessarily with separate mains power supplies - one notebook PS might do nicely for both chargers. Answer 2 (0 votes): You cannot isolate the voltage sources using the diodes because what will end up happening is that 1 voltage source(the lower one) will source much less current than the other voltage source(the higher one). Answer 3 (0 votes): You need to understand function of each component. 1. BMS, protect battery Over-charge, over-discharge and over current. Some BMS also balance cells. 2. Balancer,(Passive or active) Passive balancer will discharge over-voltage cell while charging to prevent over-charge. Active balancer will charge lower voltage cells with higher voltage one to make all cell equal voltage and extend battery run-time also prevent overcharge while charging. 3. Charger, provide constant current or constant voltage to charge battery (work like regulator) 4. Power supply, just supply voltage and current for charger like normal PSU did. If you plug PSU to battery directly, you just put a lot of current through battery cell which could kill battery and causing fire. (Note: BMS not help limiting charging current) What you want to do, You need one PSU connect to 2 chargers which each charger connect to battery. As both battery have common ground you can do this. ================================================================================
Discussion Chain ID: 404968 ================================================================================ User asked: Phase shift in ce configuration Please explain,How a 180 phase shift occurs in "ce" Amplifier. Change in input voltage leads to change in output voltage is some how I know, but this happen in "cb" Configuration too. When Vbe increases Vce decrease(PNP transistor) Discussion: Comment: A "change" can be pos. or negative...Open your mind.... Comment: @LvW exactly.. That change can be found in CB configuration also Comment: Are you sure...? Can you explain? Comment: @LvW generally during a input signal operation if Veb increase then corresponding ly Vcb increase.. Correct me if it is mistake Comment: Try to read this answer here https://electronics.stackexchange.com/questions/404902/bjt-why-do-we-need-rc-and-re/404958#404958 where you can see that any increase in the base current will increase the collector current also. And large collector current means that we have a large voltage drop across Rc resistor. And transistor Vce voltage decreasing Vce = Vcc - Ic*Rc. Hence we can say that we have a 180 phase shift between the input and the output. Any increase in the input decrease Vce voltage at the output and vice versa Comment: Yes - in some cases we are allowed to use a transistor MODEL, where we assume that the BJT is current-driven (Ib controls Ic). However, this is only a model description. Physically spoken, it is the VOLTAGE Vbe that controls Ic. See the famous well-known equation from W. Shockley Ic=f(Vbe). This describes the classical exponential function that applies to any pn-junction. Comment: cos(180 degrees) = -1. Does that help? Answer 1 (1 votes): The top end of the collector resistor does not move. Thus the bottom end, the output, has to move when the current changes. But the 2 resistors are used at **opposite** ends, thus the phase becomes reversed. [simulate this circuit](/plugins/schematics?image=https%3a%2f%2fi.sstatic.net%2f8YQnM.png) - Schematic created using [CircuitLab](https://www.circuitlab.com/) ================================================================================
Discussion Chain ID: 404960 ================================================================================ User asked: Bipolar transistor as a switch. Cut off mode? I have a question regarding bipolar transistor and it's operation as a switch. I know that, in order to make transistor work as a switch, we need to avoid active region, meaning, we need to make transistor to work only in saturation and cut-off region. This basically, cannot be implemented perfectly, but we can make transition period from saturation to cut off region as fast as possible, but I am not quite sure how to make transistor to work in cut off region, meaning, I want to know how to turn the transistor off correctly. Let's take NPN transistor as an example: The transistor is off if it's base-emitter and base-collector PN junctions are reverse-biased, however, that means that we would need significant negative voltage on base in order to do so, but I am wondering, how would this affect the circuit and transistor? Another approach I've heard of is that we only need to make base-collector reverse biased and then we need to add a resistor between base and emitter, how is this any better? Do I need a resistor with huge resistance or with low resistance or it actually doesn't matter, and why? Any help appreciated! Discussion: Comment: To cut-off, the bipolar transistor all you need to worry about is about the base-emitter voltage and the base current. Short the base together with the emitter and the BJT will be cut-off. Or set Ib = 0A. Comment: Ok, but, why that works? I mean, why is that a correct way to turn off transistor? What would happen if we tried to turn it off by negative voltage on the base? Why is that bad thing to do? Why is shorting the base and emitter better solution? Comment: It works because without the base current (Vbe <0.4V) transistor is cut-off. And transistor action only occurs if the base current is flowing. And sometimes to speed-up the BJT turn-off time we apply a negative voltage between base-emitter junction. https://electronics.stackexchange.com/questions/367750/emitter-follower-power-stage-of-an-amplifier-with-switch-off-capacitor/367975#367975 and about saturation https://electronics.stackexchange.com/questions/276146/a-question-about-vce-of-an-npn-bjt-in-saturation-region/276266#276266 Comment: Why cant you use the transistor in active region? Comment: @the force awakens because then it's not a switch. For a switch, you want as much IC current as needed by your load. In active mode, your current is limited by IB, while in saturation it's limited by your load. Comment: The transistor just works as a current gateway between collector and emitter. You just supply a small current to the base. Then current flow is enabled between collector and emitter. If base is not supplied any current, the C-E pathway is open circuited. Answer 1 (4 votes): Since there is a lot written and explained about this subject, I will make it more practical - in the form of a series of experiments implemented through CircuitLab. ## "Floating" base Basically, if we leave the base of a transistor unconnected, its base-emitter voltage Vbe and base current Ib should be zero; so it should be _cut off_. [simulate this circuit](/plugins/schematics?image=https%3a%2f%2fi.sstatic.net%2fGrqBo.png) - Schematic created using [CircuitLab](https://www.circuitlab.com/) ## Leaks occur The problem, however, is that there are always some _leaks_ (paths with resistance or capacitance) between the base and supply rails. Let's simulate such a leakage by connecting a high resistance (1 MΩ), Rleak resistor between the base and the positive terminal of the supply voltage Vcc. [simulate this circuit](/plugins/schematics?image=https%3a%2f%2fi.sstatic.net%2fLABHY.png) As a result, a base current flows through the base-emitter junction and the transistor is saturated. ## Increasing the leakage resistance A straightforward way to solve the problem is to increase the leakage resistance (for example, by cleaning the board). For the circuit shown, if it reaches 100 GΩ, the transistor will be _cut off_ again. [simulate this circuit](/plugins/schematics?image=https%3a%2f%2fi.sstatic.net%2f2vTxf.png) ## Grounding the base If the leakage is significant (e.g., 1 kΩ), the best solution is to ground the base (short the base-emitter junction)... of course if this is possible in the particular application. [simulate this circuit](/plugins/schematics?image=https%3a%2f%2fi.sstatic.net%2fUpTm2.png) This is the preferred way of controlling the transistor switch when the turn-off time is important. The reason is that there is an accumulated charge in the base of the saturated transistor that must be dissipated through some path. ## Shunting resistor We usually do not have to be so brutal and can solve the problem by connecting a resistor Rshunt of moderate resistance (e.g., 10 kΩ) between base and ground. [simulate this circuit](/plugins/schematics?image=https%3a%2f%2fi.sstatic.net%2f4I786.png) The two resistors Rleak and Rb form a voltage divider. Its voltage is less than 0.7 V so the transistor is _cut off_. [simulate this circuit](/plugins/schematics?image=https%3a%2f%2fi.sstatic.net%2fK40Xr.png) ## Significant leakage But if the leakage resistance is relatively low (e.g., 100 kΩ)... [simulate this circuit](/plugins/schematics?image=https%3a%2f%2fi.sstatic.net%2flMNUQ.png) ... the divider's output voltage is more than 0.7 V, and the transistor is _saturated_. [simulate this circuit](/plugins/schematics?image=https%3a%2f%2fi.sstatic.net%2fyDKLO.png) ## Negative base voltage Then the remedy is to "pull down" the base below ground by another but negative voltage source Vee. [simulate this circuit](/plugins/schematics?image=https%3a%2f%2fi.sstatic.net%2floR3e.png) Now the two resistors Rleak and Rb form a _bipolar voltage divider_ whose output voltage is negative so the transistor is reliably _cut off_. [simulate this circuit](/plugins/schematics?image=https%3a%2f%2fi.sstatic.net%2f2sdU9.png) ## Positive emitter voltage Instead to "pull down" the base below ground, with the same success we can "pull up" the emitter above ground by another positive voltage source Ve. The result is the same - the base-emitter voltage Vbe is negative. [simulate this circuit](/plugins/schematics?image=https%3a%2f%2fi.sstatic.net%2faUEkV.png) An advantage of this method is that there is no need for a second source because the positive voltage can be obtained from the power supply, for example with an Rd-D network. [simulate this circuit](/plugins/schematics?image=https%3a%2f%2fi.sstatic.net%2fCsNUK.png) A disadvantage is that when the transistor is saturated, its collector voltage will be raised by 0.7 V. Answer 2 (0 votes): In addition to what others wrote in the comments: A bipolar transistor is basically a current amplifier from which follows that no current flowing into the base means no current flowing through collector/emitter. ================================================================================
Discussion Chain ID: 404956 ================================================================================ User asked: Why is earth at 0 V with respect to phase? In 3 phase transmission lines we have different voltages depending on how we measure it. Phase to phase voltage is going to be 1.73 times more than phase to neutral. So far I understand everything that I've just said. Now, phase to neutral has the same voltage as phase to earth. This means that phase has a higher potential than earth and that earth has a lower potential than phase which would in theory be 0 V. **Why is earth at 0 V with respect to phase and not floating?** The only reason I think that earth is at 0 V (with respect to phase) is because at the power station there is a metal pole stuck to the earth which is connected to neutral thus allowing current to flow through the earth and up the neutral pole. If there weren't a pole, current wouldn't flow through earth and earth would not be at 0 V it simply would be floating. Right? Any help is greatly appreciated. Discussion: Comment: Why is the number 0 the value 0 with respect to 0? Comment: Yes, you are right. It is the use of frequent points of tethering to local Earth that ties the system down close to Earth. The use of copper stakes, Ufer grounds, etc. Otherwise systems and remote sections would indeed float. Floating has value. Grounding has value. There are times to prefer one or another. But for households, it is considered safer, after much gnashing of teeth, to not float but instead to keep the system tied close to local Earth. Comment: There are problems this creates. If you live near a smelter, for example, which uses huge circulating currents, the currents in the Earth itself will create large voltage differences which can literally force copper and silver to migrate and plate off, requiring periodic replacement of copper busbars, for example. Every approach has benefits and costs. It's all a two-edged sword. You make choices and then live with them. Answer 1 (0 votes): Yes, in some grounding schemes (eg. TN) N is grounded at the power station end and that is what makes N = E. In some other systems like IT, N is not grounded and the Ls are floating. Look up grounding schemes/grounding systems. ================================================================================
Discussion Chain ID: 404946 ================================================================================ User asked: Identify audio plug I got an old Siemens RW666 LP player, but the cable is a little short... What plug is this, so I can get an extension cord? [](https://i.sstatic.net/3uMhg.jpg) Answer 1 (2 votes): That looks like a 180 degree 5 pin DIN they were fairly common a few decades ago. less so recently. 180 degree describes the angle populated with pins Discussion on this answer: Comment: nice... So quick! as I looked up parts listings I found it is also branded "5pin DIN MIDI" or "5Pin DIN Audio MIDI AT", befitting the audio-source it carries. Comment: MIDI is Musical Instrument Digital Interface - it uses that plug as did IBM PC keyboards (prior to the PS/2) Answer 2 (0 votes): It is a DIN connector for analog audio signals, that were initially standardized by Deutsches Institut fur Normung (DIN) . Some of these connectors have also been used in analog video applications and digital interfaces. look at [here](http://pinouts.ru/Home/DinAudio_pinout.shtml) for more info ================================================================================
Discussion Chain ID: 404942 ================================================================================ User asked: What's the frequency used by the remote control of this RC car? I'm trying to find out the frequency used by my RC car. In particular, what band it runs on (27MHz or 49 Mhz or something else). It looks like this: [](https://i.sstatic.net/vucK0.jpg) And the back view: [](https://i.sstatic.net/Hm0T8.png) Discussion: Comment: Had to upvote the most obvious.... Comment: Welcome to EE.SE! This appears to be a reverse engineering, modification, or repair question. Please be aware that such questions must involve specific troubleshooting steps and demonstrate a good understanding of the underlying design of the device being discussed, so that you can ask specific, focused questions that can be answered concisely. Otherwise, the question is far too broad. More information can be found here: [Is asking how to fix a faulty circuit on topic?](http://meta.electronics.stackexchange.com/q/2478/11683). Answer 1 (7 votes): One can assume that the frequency is 2.4 GHz looking at the "2.4G" written on the board. A quick google on he "XL932R4" confirms this. Discussion on this answer: Comment: I think I should have been clearer. I'm trying to figure out the band used by the RC car. It seems that most RC cars are either 27 Mhz or 49 Mhz. I want to find out which it is. Comment: You seem that assume that ir will be a frequency in the MHz range, but it obviously isn't. What about "2.4 GHz" don't you understand? Comment: Please update your post with a better explanation of what information you are looking for. If you're trying to reverse engineer this protocol I think you need to research the subject more. A good place to start might be here: https://hackaday.com/2016/06/28/reverse-engineering-quadcopter-protocols/ @BenjaminTanWeiHao Comment: 27 and 49 MHz used to be common frequencies for cheap, low quality RC toys with radio poorly performing radio remotes subject to interference. But 2.4 GHz system are now extremely inexpensive to make, and being digital packet schemes are able to reject corrupted data frames and use only the good ones. Because they can choose from a large code space it's typically possible to run any reasonable number of them in the same place, which means the manufacturer doesn't have to stock two versions and deal with returns when a parent of two children accidentally buys two on the same frequency. ================================================================================
Discussion Chain ID: 404936 ================================================================================ User asked: Function of the Third Pin Inside Laptop Barrel Connector So I've been doing research on barrel pin connectors, and have been trying to apply this knowledge to understand laptop barrel connectors, specifically. My confusion relates to the function of the third pin that is recessed within the "tip" of the connector. To give some context, I am using my laptop power connector as an example. It runs 2.1A of current at 19.5V. According to the markings on the adapter, the sleeve is positive, while the tip of the connector is negative. But there is an extra pin that is recessed within the tip. What is the function of this pin? So far, what I have gathered is that there may be a few possibilities: First, I have seen some diagrams which seem to suggest that some barrel connectors can use this third pin as a mechanism in a switch. So, would that mean that current only flows to the positive sleeve rather than being rerouted back to the ground when contact is made with that third pin? Could this be a sort of safety feature? I have also seen some explanation in another post ([What to do with third contact in DC barrel plug with only two input contacts](https://electronics.stackexchange.com/questions/90529/what-to-do-with-third-contact-in-dc-barrel-plug-with-only-two-input-contacts)) involving a DC barrel plug that mentioned the possibility that this third pin may involve some "swtich" behavior not on the end of the barrel connector itself, but instead on the end of the component which it has been "plugged into". As in, is it possible that contact with the third connector inside of the jack causes a switch behavior that rerouts current within the laptop to indicate that it is "plugged in." Thank you for your help. Unfortunately, I have not been able to put together a clear understanding from what I have been able to find. Discussion: Comment: See https://electronics.stackexchange.com/questions/327909/3-wires-on-a-bipolar-dc-plug-what-are-they-for. The third pin is almost always used as a data channel to allow the computer to identify the attached power supply. Comment: Thank you for this comment! This is exactly what I was looking for. Man, I spent well over an hour searching for exactly this kind of information. Evidently, I was not using the right keywords. Answer 1 (1 votes): Standard DC barrel female jack 3rd pin is a detect or switched pin. When the male plug is not inserted, the 3rd pin is connected with the center pin. This is used to route a signal around the jack, like a battery pack, or to signal to a controller that nothing is inserted. **While I have not seen all laptops ever designed, I have seen many and I have never seen a laptop use the 3rd pin of a standard DC connector**. The question you link to is talking about those connectors. _Which is not the connector you are asking about._ Newer laptops that use different 3 or 4 pin cylindrical connectors are not using old standard DC connectors. These actually use the extra pin for other signalling like power supply identification (Apple, dell, Lenovo use 1-wire or similar standards for this) or maybe dual voltage inputs. These 3 conductor connectors have a center pin, and the outer barrel is two non-connected sleeves, providing two conductors. Discussion on this answer: Comment: Thank you for such a detailed and insightful answer! This is exactly the information that I was looking for. That is very interesting and good to know that it is the female jack which uses the center pin as a detect or switch. That clears up a lot of confusion that I had. ================================================================================
Discussion Chain ID: 404934 ================================================================================ User asked: Inductor power choke I'm looking for this inductor 10 µH. Need help to recognize series model of this IC's inductor. [](https://i.sstatic.net/oJ4ck.jpg "Photo of inductor") Discussion: Comment: What is ”this ics L”? Could be anything. Why do you need it? Comment: Looks like a very poorly designed SMPS. National Semi IC, adjustable output, but I can't recognize the IC markings. What is the question about? Comment: So you know it's 10 µH, then just replace it with a 10 µH. What's the problem? Comment: Looks like a LM2655 standard switcher. Answer 1 (0 votes): thanks for all. its aspi0804t 10uh ================================================================================
Discussion Chain ID: 404931 ================================================================================ User asked: Crystal 4 Pins SMD footprint I'm designing PCB that includes [24MHz SMD 4 pins crystal](https://abracon.com/AIGcrystals/ABM10AIG.pdf). According to my understanding, the crystal package marking is for Pin number 4. I wonder, how should I indicate in the PCB this pin? Should I put a circle near this pin as I do to any SMD to indicate Pin #1? actually, I did it but I'm not sure about it. Is there any standard or marking for this situation? Thank you very much. Answer 1 (2 votes): Because the electrical orientation of the crystal crystal does not matter and package has 180° symmetry, it doesn't really matter which way round the crystal is mounted. If you place a mark on the PCB, this will generally be assumed to correspond to pin 1 unless the device has an obvious mark on a different pin. In the case of the crystal, which is marked only by a different contact shape on the bottom, this may not be obvious to the manufacturer. If the orientation actually mattered, as it does for most components, you would want to include a detailed assembly specification that cleared up any ambiguities. ================================================================================
Discussion Chain ID: 404930 ================================================================================ User asked: Printer Data Cables with *suspected* IC boards I've one found of those printer data cables that have some kind of pair integrated circuit along them, one at each end just before the plugs, I was wondering if there is a less invasive way of determining the specs for them other than slicing their enclosure. I'm sure it will be fine in doing so, and I know I'm over thinking this just a tad but I just feel uncomfortable with a pair of IC that isn't detected by windows, and if it were some kind of spying boom doogle it would probably have some kind spring/pressure based mechanism that wipes the microcontroller's programming or something of that nature complete novice in this field apologies for any misuse of terminology and or incorrect terminology. Discussion: Comment: Can you provide a picture of the devices you are asking about? Comment: sure no problem, but like I said, the *suspected* ICBs are *along* the data cable, enclosed in a plastic moulding cylindrical in shape, and there are no other serial numbers on the cable, One end is standard USB. I will take as best photographs as I can Comment: They could very well be just electrolytic capacitors, but why would it be necessary for USB? Comment: They are probably ferrite beads - EMI suppression. I don't think I have any on USB cables, but they're common on VGA and HDMI cables. Comment: ok not to worry then it's just the only one I've ever seen before, and from my experience of fooling around with electrical trash back in the day all of the above would generally be found within the hardware enclosures, I guess I am just curious as to what would necessitate such things for 1m cable, but I guess if I open it up I might also find it's a relic of sorts Comment: sure upon closer inspection it does look every bit like a pair of standard capacitors Comment: I'm guessing the best bet would be to insert needles approximating the terminal locations and I can call it a day in the electrical engineering department (lol) Comment: There are no terminal locations on a ferrite bead. It is not electrically connected to the cable. Comment: no I was referring to the case of them being capacitors Comment: but to put a full stop to this on a circular fridge magnet of roughly the same diameter of the bulge in the cable was very clearly attracted Comment: so they must indeed be ferrite beads Answer 1 (1 votes): Those black lumps are noise supression beads especially if they are heavy and stick to magnets. eg: <https://nz.mouser.com/ProductDetail/Fair-Rite/2643540202?qs=sGAEpiMZZMsuct6UGZJC7V3VDI5SybAbaF8BfY3CDFQ%3d> Discussion on this answer: Comment: ok so if run a smart phone magnetic sensor in it's vicinity this should there abouts confirm what you are saying right? Comment: @Adam No, that won't work. They're not magnetized, they just stick to magnets. Just like how your refrigerator sticks to magnets, but isn't a magnet itself. Comment: ah of course how sad to see how low my 0.75 BSc(physics) has fallen in the decade that's elapsed since Comment: I have some mercury switches but now I'm thinking that type of magnetism would be too weak as well. Oh well I'm going to grab some of Mum's fridge magnets and if I feel a tug it's NS beads, if I don't they are capacitors. I would normally gamble on blackjack odds but I guess ill just pat myself on the back if I guessed right when I slice it open Comment: you'll need a fairly large magnet as the magnetism has to go through the plastic covering to reach the magnetic part. ================================================================================
Discussion Chain ID: 701385 ================================================================================ User asked: C7 plugs with 3A fuses IEC 60320 C7 type plugs seem to be rated at 2.5A, yet they are commonly supplied and used in the UK on cables where the source side plug is fused at 3A. Does this meet standards, and is it legal and safe? Discussion: Comment: The best people to ask would be those an an NRTL as they will determine the saftey Comment: Fuses are easy to change out in most setups so it wouldn't be hard to determine this at the time of testing ================================================================================
Discussion Chain ID: 404923 ================================================================================ User asked: Vivado : constraints setup for SPI interface with common clock I have been using Vivado 2018 for a system level design and am having trouble with a SPI interface programming. A block diagram of my system is shown below. [](https://i.sstatic.net/8hWYL.jpg) The Artix-7 FPGA (on the motherboard) sends out a 3-wire SPI interface to 4 daughterboards. Following are the specifications : **FPGA :** * _CLK_ : input clock to the FPGA * SCLK : MMCM generated clock used to generate the SPI clock for the internal modules. These module generate the serial data to program the IC's on the daughterboard. * _SPI_SCLK_ : serial clock for the SPI interface common to all daughter-boards. * _SPI_CS_ : select lines common to all daughter-boards (using the select line from module #1 on the FPGA) * _SPI_SDI[1,2,3,4]_ : serial data specific to each daughter-board generated by the corresponding module on the daughter-board **Daughter-Board(s)** * CLK_BUF : a clock buffer for the SPI clock, which introduces a 5ns propagation delay. * IC #1 --> IC #7 daisy chained on the daughterboard * Common select lines to the daughterboards **CONDITIONS** * Delay on all SPI lines going from FPGA to daughter-boards are equal. * delay introduced by BUF IC = _5ns_ * tsetup (IC) = _5ns_ * thold (IC) = _5ns_ I have setup my constraint files as follows: create_generated_clock -name sclk [get_pins clock_sources/inst/mmcm_adv_inst/CLKOUT2] set_output_delay -clock sclk -max 5.000 [get_ports {spi_sdi[*]}] set_output_delay -clock sclk -min -5.000 [get_ports {spi_sdi[*]}] set_output_delay -clock sclk -max 5.000 [get_ports {spi_cs] set_output_delay -clock sclk -min -5.000 [get_ports {spi_cs}] **QUESTIONS** 1. Is this the correct approach to setup the constraint file for the SPI interface? Because of the propagation delay introduced by the CLK BUF IC on the daughter-board, I would like to delay the _SPI_CS_ and _SPI_SDI[1,2,34]_ lines by the amount equal to the propagation delay of the CLK BUF IC. 2. I believe the Modules 1,2,3,4 will have different net delays for the SPI_SDI[*] paths going out of the FPGA board. How should I ensure that these line see the same delay and hence are output synchronous to each other? 3. Similarly the SCLK going into each of the modules on the FPGA vs the _SPI_SCLK_ going to the daughter-boards see different delay. Will this affect the serial data put on the bus? I would like to understand how to tackle these issues. Any help is appreciated. Thanks Answer 1 (1 votes): **First of all:** The timing (maybe) is the most essential and hardest part of the FPGA development. So first I suggest to read/watch timing guides. **Measuring technology:** Of course, it is _impossible_ to make _mathematically equal_ delays. (What's more not just delay, any two quantity cannot be exactly equal.) So you need to _define the_ ranges in between you can _tolerate_ the differences of delay. So more precisely what do you mean in _synchronous_? **Particular** : I suggest to read [this](https://www.intel.com/content/dam/www/programmable/us/en/pdfs/literature/manual/mnl_timequest_cookbook.pdf) guide. (This is an Altera guide, but the methodology, and the `xdc` syntax is the same.) There is a detailed template on [page 9](https://www.intel.com/content/dam/www/programmable/us/en/pdfs/literature/manual/mnl_timequest_cookbook.pdf#page9). So you need to get the extremes of delays of your boards. The full pin-to-pin delays. Ask HW guys, or measure or simulate. You need the min-max values in all possible corner case. (Temperature, voltage production distribution etc.) Then fill the template with the values. Discussion on this answer: Comment: Thanks for you inputs on this topic. I did follow the literature in the link you shared. I found a solution to my problem using constraints. If anyone is interested the link is here. [link](https://forums.xilinx.com/t5/Timing-Analysis/Vivado-constraints-setup-for-common-clock-with-multiple-SPI/m-p/908861#M15452) ================================================================================
Discussion Chain ID: 404913 ================================================================================ User asked: Confirm re model of transformer coupled BJT amplifier Could someone confirm my conversion of this transformer coupled BJT amplifier into a \$r_e\$ model? [simulate this circuit](/plugins/schematics?image=https%3a%2f%2fi.sstatic.net%2fCQr2a.png) - Schematic created using [CircuitLab](https://www.circuitlab.com/) I get \$I_E\$ = 3.11mA and \$r_e\$ = 8.04Ω. No problem there. I'm not completely sure of how the \$r_e\$ model handles the transformer coupling. \$R_C\$ is replaced by the resolved R'. \$R' = α^2 \ R_L = 12^2 \times 8Ω = 1152Ω\$ \$V_{out} = 1/12 V' = 0.0833 V'\$ [simulate this circuit](/plugins/schematics?image=https%3a%2f%2fi.sstatic.net%2fmGJQA.png) I've searched the web for an example with no success. Discussion: Comment: looks reasonable. The "quickie" check for voltage gain from Vin to collector voltage is: gain = 1152/8.04. This gain gets divided by the 12:1 output transformer. BTW, it is a reasonable design for headphones, maybe with a bit more Ic. I've used 5mA. You can improve linearity at the expense of gain with a small R in series with 100 uF. Comment: Some ampliifers have lots of thermal-distortion, and bass tones cause a modulation of the gain, that gain affecting ALL the music and the high-freq tones now are tiny AM_radio_transmitters with sidebands defined by the bass. ================================================================================
Discussion Chain ID: 404912 ================================================================================ User asked: What is an expression for the output voltage? [simulate this circuit](/plugins/schematics?image=https%3a%2f%2fi.sstatic.net%2ft0VRD.png) - Schematic created using [CircuitLab](https://www.circuitlab.com/) Is this just a voltage divider principle and it boils down to sin(1000t)+sin(5000t) ? Discussion: Comment: 1000t isn't even 1 kHz. Comment: Do nodal analysis on the Vout node. Answer 1 (0 votes): The circuit is linear with ideal sources, so the output voltage is the sum of the contributions from all the different sources. To calculate the contribution from 1 source, replace all voltage sources, except the one from which you want to determine the contribution to \$V_{out}\$ by a short circuit, and all current sources (I know, there are none, but this is the general procedure), except the one from which you want to determine the contribution to \$V_{out}\$, by an open circuit. In your example this boils down to first (1) short circuit \$V_4\$, then $$V_{out_1}=\frac{1}{3}V_3$$Next (2), short circuit \$V_3\$ and see that $$V_{out_2}=\frac{1}{3}V_4$$. Now the result is the (linear) sum of both: $$V_{out}=V_{out_1}+V_{out_2}= \frac{1}{3}(V_3+V_4)$$. The reason that voltage sources are replaced by short circuits and current sources by open circuits, is that an ideal voltage source has zero impedance, so in fact it would already be a short circuit if the voltage were zero. An ideal current source on the other hand has infinite impedance, so that if its current is zero, you're left with two open terminals: an open circuit. So in fact you just summate the effect of each source on the variable you want to evaluate while keeping the circuit exactly the same: all but one source values are zero for each contributing source. ================================================================================
Discussion Chain ID: 404908 ================================================================================ User asked: Best Guesstimate for Capacitor Replacement I'm repairing an old (circa 1960) console hifi system for my parents. I'm no expert but also not totally incompetent. It originally came from Sears, I do not know the model number, nor the power output of the unit. Attempts to find any schematics online have failed. However, it's pretty clear to me the problem: The audio amplifier just produces a very loud hum with the signal mixed in softly below it. Investigating, I find the last large capacitor on the amplifier board is literally blown apart. Capacitor is about 1.5" tall and 1/4" in diameter. It's made of rolled paper inside. Very much looks like a firecracker that blew apart. Sadly, the only remaining plastic I can read, I can make out "35v" and the final digit "9" (at the end of what was a longer number). And, it reads open with a meter, so I have no clue what it's original spec was. Just looking for some procedure for replacing it - best guess, process of elimination, most commonly used rating for radio amps of the era, or other advice. Discussion: Comment: Can you reverse-engineer any of the schematic? Comment: Must be a transistor unit if capacitor is 35 volts. Comment: Any other paper capacitors (assuming, a photo would help) of this vintage are definitely bad and should be replaced as well. I suggest watching some of [Mr. Carlson's](https://www.youtube.com/watch?v=67M7fsbLUIU) videos. Comment: If it was an electrolytic, at 35V and size 3/8" by 1.5" (the closest I can find), typical capacity would be 100 uF (and polarity matters, it has to have a marked positive and negative end). This, from a fifty-year-old catalog... Comment: extract a bit of schematic, such as what active devices and Rs and Cs and Diodes are attached to the blown cap, Comment: There’s no model information on the back panel? Try image searching “Sears console hifi” for similar looking units. Once you have a model number the schematic will likely be findable. Answer 1 (1 votes): It's probably an electrolytic, to state the obvious. You said the "last large capacitor on the amplifier board". Are there other capacitors of the same size on the board? If so then you could copy-paste another one in there if the specifications are still legible. Answer 2 (1 votes): Capacitors of the same technology and voltage have volume roughly proportional to the capacitance rating. So, find another similar 35V cap which is readable, divide its capacitance by `H*D²` (H = height, D = diameter) and then multiply by `H*D²` of the blown part. The error of such estimation is smaller for bigger capacitors. ================================================================================
Discussion Chain ID: 404907 ================================================================================ User asked: Receiver Antenna Gain How is gain defined for a receiver antenna? If we look at a radiating antenna, there is a Pin, and the gain in a particular direction would be the radiation intensity Ur, divided by the radiation intensity of a lossless isotropic antenna Ui, in that particular direction. G = Ur/Ui = (4pi * Ur)/Pin. But, what is the baseline for the receiving scenario. I know it is the isotropic antenna, but in which way? What does Pin (as the very basis for the comparison) translates to in the receiving scenario? Answer 1 (2 votes): For an antenna that can transmit an EM wave it's receive gain is exactly the same as its transmit gain. This is down the antenna reciprocity: - > Reciprocity is one of the most useful (and fortunate) property of antennas. Reciprocity states that the receive and transmit properties of an antenna are identical. Hence, antennas do not have distinct transmit and receive radiation patterns - if you know the radiation pattern in the transmit mode then you also know the pattern in the receive mode. Quote taken from [here](http://www.antenna-theory.com/definitions/reciprocity.php). Be aware that this is for the transmission and reception of an EM wave and not, for instance for a medium wave ferrite rod antenna - it can only intercept the "M" part of the EM wave when used as a receiver and it does it very well but, it makes a poor transmitter because it cannot generate a suitable "E" value due to it's small size. Discussion on this answer: Comment: I understand that the gain value is the same for both scenario. What I don't know is that what does gain really mean for a receiving antenna, if one wants to be more precise then just saying that a larger gain in one direction means the antenna is more efficiently converts EM waves coming from that direction to electric power than waves coming from a direction with a smaller gain. How is gain defined for a receiver antenna? Comment: When I see that one of the antennas have a gain of 3 dBiC, and the other has a gain of 5 dBiC does that only tell me, that one of them is more directed? Or does it also tell me, and if yes in what way, that how efficiently the antenna produces electric power form EM power? My intuition is, that a losses antenna should have an isotropic gain of 1 in the receiving scenario, because it will transform all the EM energy into electric energy (with 100% efficiency) no matter what the radiation patter might be. I am confused. Comment: A bigger receiving gain means that it has a wider aperture. The aperture is akin to a fishing net therefore the more area the net has the more fish it catches or, in terms of an antenna, the more power it collectes from the ether. More gain means a higher directivity. Remember that it is watts per sq metre that is hitting the antenna and therefore the antenna aperture (in sq metres) converts the incident EM wave to electrical power at the amplifier signal terminals. The antenna also converts the impedance of free space (377 ohms) to an electrical impedance of normally lower value...... Comment: ..... I think my comment is likely to spark more questions from you so I urge you to do some research into understanding antennas a bit more and remember that this site is a Q and A site and not a training ground that might meander thru a series of ongoing questions and answers. This will likely mean that I will suggest you raise a new question for some likely spin-off thoughts you may develop. ================================================================================
Discussion Chain ID: 404906 ================================================================================ User asked: 500 watt LED PWM I'm trying to make a PWM'd floodlight with 6 Cree CXA 2540Ns. My setup is a simple 555 timer set up for PWM, driving a 3904, which in turn drives an FDA59N30 N-channel MOSFET, properly cooled to handle roughly 500 watts of power safely. This is going into a vehicle, so I needed to boost the vehicle's 12 to 36 V as required by the 2540Ns. I did this with a cheap boost converter purchased at Banggood. Here is the link to that particular module: [https://www.banggood.com/1500W-30A-DC-DC-Boost-Converter-Step-Up-Power-Supply-Module-Constant-Current-p-1087084.html?gmcCountry=CA&currency=CAD&createTmp=1&utm_source=googleshopping&utm_medium=cpc_elc&utm_content=frank&utm_campaign=pla-mix-ca-pc-0630&gclid=EAIaIQobChMItJexw7S53gIVz2B-Ch3RBQ-6EAkYBiABEgL6FfD_BwE&cur_warehouse=CN](https://www.banggood.com/1500W-30A-DC-DC-Boost-Converter-Step-Up-Power-Supply-Module-Constant-Current-p-1087084.html?gmcCountry=CA&currency=CAD&createTmp=1&utm_source=googleshopping&utm_medium=cpc_elc&utm_content=frank&utm_campaign=pla-mix-ca-pc-0630&gclid=EAIaIQobChMItJexw7S53gIVz2B-Ch3RBQ-6EAkYBiABEgL6FfD_BwE&cur_warehouse=CN)\ After hooking everything up as per my schematic, I get no illumination no matter the position of the pot controlling the PWM! The terminals at the boost converter's output measures 36 V DC, and the Vds on the FET measures 16 Vpk-pk, with 0 V base. The Vgs measures 12 V pk-pk with 0 V base, as expected. U1 simply represents my PWM 555 circuit. It works as expected when driving small logic-level LED's and tranistors. The transistor is switching the vehicle's battery voltage to drive the FET, which is switching the LEDs at the boosted 36 V. The reason for the two different ground symbols is merely to highlight the fact that the LEDs do not return to the vehicle's ground directly, but rather back to the boost converter's negative terminal. [simulate this circuit](/plugins/schematics?image=https%3a%2f%2fi.sstatic.net%2fgfPBn.png) - Schematic created using [CircuitLab](https://www.circuitlab.com/) Thank you for any illumination you might be able to provide! To jonk: 4.5 kHz, 77-100 nC, 3590-4670 pF. All values copied directly from the datasheet, except the PWM frequency. I kept that a few orders of magnitude lower than the 150 kHz frequency of the boost converter, to help prevent issues with it's regulation. To Felthry: I have run these LEDs directly from both the boost converter and my benchtop power supplies at 36 V. My DMM and benchtop power supplies all concurred that the current was 1.1-1.2 A at that voltage. This is in agreement with the datasheet. I also have no desire to continually run these fairly expensive arrays at their maximum forward voltages! And yes, I know that they're grossly over-rated. But I had them, and a I'm a sucker for safety factor anyway, heh. To pipe: I have not! There's no "ground" labelled as such, just a negative terminal at the output. But I will try this! To Janka: I have PWM'd this before, with another module. It delivered flickery results as you swept up and down the duty cycle. I assumed that this was because it was designed for motor control, and any flickering in the output would be smoothed out by the motor's inertia. However, with LEDs, it was very apparent. So I know I can PWM this boost converter, but I made an assumption that a cheap H-bridge would not be balanced well and some duty cycles would produce flickers. Thus my move to a single FET. Discussion: Comment: Have you connected the DC-DC boost output ground to the PWM controller ground? Comment: One thing that comes to mind: your FET doesn't need to be able to handle 500W of power; it's not a _problem_ but you're using a higher-power device than you need to. Also, 36V isn't going to be enough to drive these LEDs at their full current; the rated maximum forward voltage is 42V at 1.1A, which is only about half the rated forward current. Comment: What's the PWM frequency? What's the gate charge? What's the input capacitance? Comment: I did my best to reply to all of your question! Thanks! Comment: So … you are trying to control the boost converter by switching it on-off rapidly? This isn't going to work, it has a smooting cap on its input. See if you find a boost converter with a PWM input pin. Comment: If you switched the output of the converter instead, it's not going to work because neither the + nor the - output of the converter are GND. It's current-controlled. Your PWM circuit does not share a closed circuit with the output. You could use an optocouple and some more mumbo jumbo but buying the right boost converter is the way to go. Comment: it's not significant where the negative output of the converter is connected, it's more where the ground of the reference is connected in the converter. it's probably possible to inject current into the sense node of the converter (wiper tab of the current potentiometer) and reduce its output that way. Comment: You show two different ground symbols and neither of the two power supplies has its negative connection shown. If both of those ground nodes and the negatives of both power supplies and the ground node of the 555 circuit are mutually connected, your circuit should work. Is this in fact how you have everything connected? Comment: You really need to implement some form of current control (even a simple series resistor for each LED. The way you have it the current will increase as the LED modules heat up and give you quite large variations in brightness for a fixed input voltage. Setting a current limit on your boost converter is not adequate since in this case you would have to set it to 12A ….loss of a module or a mistake in wiring could then critically overload the other LED modules. Comment: Is the supply really constant current? the specs are unclear: on one line, it says "Output voltage: 12-90V continuous adjustable (*default output 19V*)", and another line says "Constant current range: 0.8-20A (+/- 0.3A)". Why is there a default output voltage value if it's constant current? How is the current setting defined? With a sense resistor you set, or with a trimmer integrated to the supply? What are the inputs/outputs terminals of the supply? Is there an enable terminal? Really, those banggood descriptions are crap. Answer 1 (1 votes): There are multiple problems with the schematic you show. 1. If you connect multiple LED modules in parallel you will have no idea of how much current flows in each module. The Vf for the modules will vary and more variation will occur due to thermal effects. You should drive each LED module with its own FET, and you should implement some form of current control for each LED module. 2. You have selected a FET with a very large gate capacitance, and this form a low pass filter with your R1. This is the reason you are getting almost no drive with your current schema. 3. You need to run the Boost converter at an output voltage higher than the maximum expected by the LED module and drop that extra voltage using the FET. This will allow current control for each module. I'd suggest that something along these lines may be viable to drive each module: [simulate this circuit](/plugins/schematics?image=https%3a%2f%2fi.sstatic.net%2fdMHTn.png) - Schematic created using [CircuitLab](https://www.circuitlab.com/) Notice here that D2 is NOT a Zener, but a [TL431C](http://www.ti.com/lit/ds/symlink/tl431a.pdf) shunt regulator. This limits the maximum current through the LED module to 1.66A (I think anything above this might be very ambitious) using M1 as the series pass element. M2 provides a simple interface back to your PWM generator. Note: there is no need for the PWM frame rate to be 3.5kHz, it would be better set at something around 1kHz. The Boost DC-DC can be set to any voltage above the maximum that the Cree module might need, but will result in more heat being dissipated in the M1. Discussion on this answer: Comment: You have to be careful, as the supply he choose is already constant-current, apparently. Not sure what will happen if the supply current setting is set higher than the current limiter of your circuit. Probably the boost supply output voltage will raise to its max (90V specified), and the FET will have to handle a huge voltage difference and will burn. But the supply specifications are so sparse and inconsistent that it's hard to tell. Comment: @dim He would set the Boost supply current limit to 12A or above for the LED modules being used. The output voltage pf the DC-DC would NEVER go beyond the voltage set ...in this case I said 40V so your scenario is completely false. Comment: Right, I didn't realize there was both a voltage and a current setting on this supply. But in this case, the additional current limiter is redundant. Answer 2 (0 votes): If all LEDs will get the same current, use two [4.5 Amp constant current boost drivers](http://www.linear.com/docs/19379) with PWM. Or boost the 12V up to 36V and use an (or two) [LM3409 ](http://www.ti.com/lit/ds/symlink/lm3409.pdf)buck CC driver. Then use an [LM3466 ](http://www.ti.com/lit/ds/symlink/lm3466.pdf)with each LED to balance the current. * * * BTW, you are using an old CoB. The CXA have been replaced with the CXB one year ago. There are better (higher efficacy) CoBs than the CXB from Bridgelux and Citizen. I always sort LEDs by lm/W when selecting. Higher efficacy equates to more light, less heat. If each CoB needs to be controlled individually then use a simple CC boost LED driver with integrated FET and PWM for each CoB. ================================================================================
Discussion Chain ID: 404905 ================================================================================ User asked: How can I calculate V1 and V2 in this circuit? How can I calculate V1 and V2 in this circuit? This is what I tried so far: Calculate the voltage of R5 through voltage divider but I didn't find the way, I was looking about second OA circuit but I don't really know what it does. Discussion: Comment: Welcome to EE.SE. Do you have a source or context for this circuit and are you sure it was transcribed correctly? OA1 has positive feedback which is generally only seen in comparator circuits, and that's not what this looks like. Note the "simulate this circuit" link below your schematic. If you run a time domain simulation on it, you'll see how the circuit behaves, although CircuitLab assumes ideal op-amps, which can do things that real op-amps can't. Comment: i already tried a simulation on proteus, results were the following: Comment: The upper part is a voltage controlled current source. See at [the bottom of this page](https://www.electrical4u.com/voltage-to-current-converter/). The bottom half looks like a [log amplifier](https://en.wikipedia.org/wiki/Log_amplifier) but I am unsure. Comment: For Vi = 1V, V1 = 3,47V and V2 = 5,55V Answer 1 (1 votes): ### Let's start with V2. To determine **V2** you need to consider two cases: 1. Diode forward biased. 2. Diode reverse biased. For **case 1** , there is negative feedback, so the V- input terminal of OA2 will be at 3V (or as near to it as the op-amp can get it), so: **V2 = 3V + Vf** , where **Vf** is the forward voltage drop of the diode, ~0.6V (depending on the diode). For **case 2** , OA2 is open loop, so V2 will swing towards one of the rails. Which rail is determined by considering the conditions required to make D1 reverse biased, V- input needs to be higher the V+ input, so V2 will swing towards the negative rail. **V2 = -Vsupply + some voltage if the OA doesn't have rail-rail output** , this depends on the OA used. ### Now to V1 The circuit around OA1 is a Howland Current Source (sometimes called a charge pump). R5 is the resistor that the current is being controlled in. Taking the case from OA2 where the diode is forward biased, it is reasonably easy to determine what V1 is. I've replaced the OA2 portion of the circuit with a fixed source. The direction of IL was chosen to match the direction of current flow when the diode is forward biased. [simulate this circuit](/plugins/schematics?image=https%3a%2f%2fi.sstatic.net%2fnvTud.png) - Schematic created using [CircuitLab](https://www.circuitlab.com/) Applying KVL to node OA1-V+ we get: \begin{gather*} I_{1} +I_{2} +I_{L} =0\\\ \\\ I_{1} =\frac{V_{i} -V_{OA1-V+}}{R_{3}}\\\ \\\ I_{2} =\frac{V_{1} -V_{OA1-V+}}{R_{4}}\\\ \\\ I_{L} =\frac{3.0V-V_{OA1-V+}}{R_{5}} \end{gather*} We can relate Voa1-v+ to V1 because this voltage is governed by the non-inverting amplifier that is made up of R1 & R2 with Voa1-V+ as the input. This is supported by the below, ignoring the non-linearities, the ratio of the V1 to OA1-V+ is 2. [](https://i.sstatic.net/5DAhG.png) For a non-inverting amplifier the output is: \begin{equation*} V_{out} =V_{in}\left( 1\ +\ \frac{R_{f}}{R_{1}}\right) \end{equation*} In our terms: \begin{gather*} V_{1} =V_{OA1-V+}\left( 1+\frac{R_{2}}{R_{1}}\right)\\\ \\\ R_{1} =R_{2} =R\\\ \\\ V_{1} =2V_{OA-V+} \end{gather*} Now, back to the KVL. \begin{gather*} \frac{V_{i} -V_{OA1-V+}}{R_{3}} +\frac{V_{1} -V_{OA1-V+}}{R_{4}} +\frac{3.0V-V_{OA1-V+}}{R_{5}} =0\\\ \\\ R_{3} =R_{4} =R\\\ \\\ \frac{V_{i} -2V_{OA1-V+} +V_{1}}{R} +\frac{3.0V-V_{OA1-V+}}{R_{5}} =0\\\ \\\ \frac{V_{i}}{R} +\frac{3.0V-V_{OA1-V+}}{R_{5}} =0\\\ \\\ Using\ V_{OA1-V+} =\frac{V_{1}}{2}\\\ \\\ \frac{V_{i}}{R} +\frac{3.0V-\frac{V_{1}}{2}}{R_{5}} =0\\\ \\\ This\ can\ be\ rearranged\ to\\\ \\\ \frac{V_{i}}{R} +\frac{6.0V-V_{1}}{2R_{5}} =0\\\ \\\ Solving\ for\ V_{1} \ and\ substituing\ our\ values\ we\ get:\\\ \\\ V_{1} =6V_{i} +6.0V\\\ \\\ \end{gather*} This only applies when the diode is forward biased. When the diode is reverse biased, for an ideal op-amp and an ideal diode, there should be no current through R5, however, diodes and op-amps aren't ideal, so there will be current, my LT spice simulation showed that the current follows the Howland Current Source output, which for this case is: \begin{equation*} I_{L} =\frac{V_{i}}{R_{3}} =\frac{V_{i}}{1k} \end{equation*} So the voltage that is developed at OA2-V- depends on the input circuitry of the op-amp and the leakage current of the diode. This voltage is required to to be able to calculate V1 in terms of Vi. Simulating the circuit with two different op-amps yielded different results for when the diode was reverse biased, however the results for when the diode is forward biased remained the same. **Note** : In my simulations I used an AC source with amplitude of 1V for Vi. [](https://i.sstatic.net/hOamb.png) Note how V2 swings from ~3.6V to -negative rail. For V1 when V2 is at ~3.6V, when Vi = -1, V1 = 0V, which is inline with the equation for V1 when the diode is forward biased. When the diode is reverse biased, basically all bets are off. [](https://i.sstatic.net/42mB9.png) If the supply is increased to 20V the clipping that can be seen in the previous image goes away, and the current clearly follows the input with the gain 1 / 1000. [](https://i.sstatic.net/PdspH.png) TLDR; Your question is not so straight forward to answer, and circuit analysis when you introduce non-linear components and non-ideal behaviours of components, can become quite difficult. Answer 2 (0 votes): I think second OA is a rectifier only ( <https://en.wikipedia.org/wiki/Precision_rectifier>). V2=3V in your case ( I think so..) Discussion on this answer: Comment: A principle characteristic of a precision rectifier is that feedback is taken from after the diode, which is not what's shown in the OP's circuit. ================================================================================
Discussion Chain ID: 404903 ================================================================================ User asked: Can I make a hole in a touch screen without ruining it? I need to make a big capacitive touch screen with holes inside it, can this be done without ruining the whole screen? Thanks in advance. Discussion: Comment: why do you want to do this? Comment: @jsotola I need to add mechanical clickers on top of some places in the screen, one whole screen. Comment: you could put the clickers on a sheet of plexiglass ..... use very thin wires for connections Comment: I think this may work! I will try it. thanks a lot! Answer 1 (0 votes): No. The pixels of the screens need to be addressed in some way – and in modern screens, that is done using a _matrix_ of wires, which are very thin and arranged rectangularly. since you can't route a wire through a hole, you couldn't even produce a concave screen shape. Drilling a hole into any existing screen will ruin it, anyway. Discussion on this answer: Comment: You could divide a non-convex screen up into an array of convex screens, though. Or just have a non-rectangular pixel matrix. But that would mean engineering the screen from scratch, which is _far_ beyond the reach of the average hobbyist. ================================================================================
Discussion Chain ID: 404900 ================================================================================ User asked: Change PCB-mounted switch I have this Bi-Direction Switch: * * * [](https://i.sstatic.net/Gr81R.jpg) ([Image source](https://drive.google.com/open?id=1jz9MNeQIuvZI3cRedb9SD1P4AbXfkhoe) \- front of switch) * * * [](https://i.sstatic.net/XvodF.jpg) ([Image source](https://drive.google.com/open?id=1zO9r1fRuAT2Rfmthz15CPMGUgGLBMZuL) \- back of switch) * * * I want to change the Button/Switch (I don't know the exact English word) to this one, for style reasons: [](https://i.sstatic.net/vQ404.jpg) ([Image source](https://cdn-shop.adafruit.com/1200x900/3220-01.jpg)) I can't find an explanation how the Button/Switch on the PCB works. Should I just try to solder the thing on there? Or would you recommend something else? Discussion: Comment: `bat handle toggle switch` Comment: the original switch may be a DPDT type. .... it is two switches side by side .... each group of 3 contacts is one switch .... the middle is the common contact .... the contacts on either side are connected either one or the other ..... use an ohmmeter to verify Answer 1 (0 votes): > I can't find an explanation how the Button/Switch on the PCB works. Should I just try to solder the thing on there? Or would you recommend something else? Get an ohm meter and find out which [pins of the switch](https://www.youtube.com/watch?v=jegykkfW2RA) are connected to which. Then toggle the switch and ohm again. You might also be able to do this for the switch in the PCB while in circuit. If they match then great, you have a replacement. ================================================================================
Discussion Chain ID: 404890 ================================================================================ User asked: Confused with turn on time definition of an SCR The following question I encountered is asking about the minimum time for applied voltage to the gate of an SCR to turn it ON: [](https://i.sstatic.net/owWPV.jpg) And below is the solution: [](https://i.sstatic.net/VzWZV.jpg) I can understand the solution looking for the pulse duration for the SCR current to reach 50mA **latching** current. But at the same time the question describes a term called “turn on time” which is 5us. But obviously the SCR does not turn on for 5us but 150us. What is the “turn on time” then if it doesn’t provide us the information about the time taken for SCR to be turned ON? Discussion: Comment: Have you noticed that \$I_2\$ is purely resistive so you can take it out and consider the latching current to be 50 mA - \$I_2\$? Answer 1 (1 votes): The SCR is on when the voltage across the SCR falls to a low voltage and current is flowing. How else could you get current to rise up to the "holding current" ? If your circuit takes a long time to establish the holding (latching) current, then yes, the SCR will turn back off when you remove the gate signal. Typical turn on time for an SCR is 1 microsecond. Apparently your SCR is specified as 5 microseconds. Turn on time also includes what is called the "spreading time" which is the time for the SCR to tun on across it's entire surface. EDIT 1 : Turn on time of SCR : includes three small intervals as delay time (td) rise time(tr), spread time(ts). Rise time : Rise time of SCR in the time taken by the anode current to rise from 10% to 90% of its final value. At the same time anode voltage will fall from 90% to 10% of its initial value Va. Delay time : After application of gate current, the thyristor will start conducting over a very tiny region. Delay time of SCR can be defined as the time taken by the gate current to increase from 90% to 100% of its final value Ig. Spread time : It is the time taken by the anode current to rise from 90% to 100% of its final value. At the same time the anode voltage decreases from 10% of its initial value to smallest possible value. In this interval of time conduction spreads all over the area of cathode and the SCR will go to fully ON State. Spread time of SCR depends upon the cross-sectional area of cathode. In the case you show above, the calculation shows how much time is required for anode current to rise to the minimum latch current. And the gate would need to be energized for that amount of time (minimum) to keep the SCR on. Discussion on this answer: Comment: It still doesn't explain what turn on time is. Apparently that is the duration needed for the gate pulse when the latching current occurs quicker than 1us. (?) Comment: I added Edit 1. To include the 3 items of turn on time ================================================================================
Discussion Chain ID: 701383 ================================================================================ User asked: Importing BJT model I am trying to import a model into LTspice for HFA3046 transistor but LTspice doesn't seem to recognize this model. Here is the text for the model from the website: <https://www.renesas.com/us/en/document/apn/mm3046-hfa3046-hfa3096-hfa3127-hfa3128-spice-model> the model is defined as: .model NUHFARRY NPN + (IS = 1.840E - 16 XTI = 3.000E + 00 EG = 1.110E + 00 VAF = 7.200E + 01 + VAR = 4.500E + 00 BF = 1.036E + 02 ISE = 1.686E - 19 NE = 1.400E + 00 + IKF = 5.400E - 02 XTB = 0.000E + 00 BR = 1.000E + 01 ISC = 1.605E - 14 + NC = 1.800E + 00 IKR = 5.400E - 02 RC = 1.140E + 01 CJC = 3.980E - 13 + MJC = 2.400E - 01 VJC = 9.700E - 01 FC = 5.000E - 01 CJE = 2.400E - 13 + MJE = 5.100E- 01 VJE = 8.690E - 01 TR = 4.000E - 09 TF = 10.51E - 12 + ITF = 3.500E - 02 XTF = 2.300E + 00 VTF = 3.500E + 00 PTF = 0.000E + 00 + XCJC = 9.000E - 01 CJS = 1.150E - 13 VJS = 7.500E - 01 MJS = 0.000E + 00 + RE = 1.848E + 00 RB = 5.007E + 01 RBM = 1.974E + 00 KF = 0.000E + 00 + AF = 1.000E + 00) * * Does this model have a problem? Here is the setup: [](https://i.sstatic.net/wxgPQ.png) When I try to plot characteristic curves, nothing shows up. I got rid of a few extra zeros since it was giving a problem about FC having a maximum limit of 0.9999. The error went away after I got rid of the zeros and made it 0.5. Edit: I removed the blank line and I tried plotting Ic vs Vce for different base currents but I didn't get any curves: [](https://i.sstatic.net/dUxLf.png) Edit 2: I tried removing the spaces in the .model description directive and it worked. Here is the new setup: [](https://i.sstatic.net/PUOPK.png) Here is the family characteristic curves: [](https://i.sstatic.net/lUl1s.png) Discussion: Comment: Try removing the blank line between "`.model NUHFARRY NPN`" and "`+(IS = 1.840E-16 `...". Comment: Also tell us exactly what error message you got. Comment: That didn't do anything. I just tried it. Comment: What error message did you get? Comment: There is no error message. Simply there is not current plot when I try to add the collector current trace in the simulator. Comment: What about removing all the unnecessary spaces in your numbers, like "1.00E+3" instead of "1.00E + 3"? Comment: If that doesn't work, share your netlist file. Comment: It worked! thanks! Comment: Try pulling up the SPICE Error Log (CTRL+L) next time this happens. It should give you hints on what’s wrong with the syntax. ================================================================================
Discussion Chain ID: 404887 ================================================================================ User asked: How to measure duty-cycle with Input Capture from STM32F103C8T6? I'm trying to measure the duty-cycle of the 0-5V electrical PWM signal I have generated from the _any_ source. How can I do this? Anyone can help me? * * * * IDE: Keil * Microcontroller: STM32F103C8T6 Discussion: Comment: that information belongs in the question above .... use the edit button to add it, then delete the comment Answer 1 (2 votes): The process is described in detail in the [Reference Manual](https://www.st.com/resource/en/reference_manual/cd00171190.pdf), look for **PWM input mode**. Don't forget to check the input pin in the pin definitions table of the [Datasheet](https://www.st.com/resource/en/datasheet/stm32f103cb.pdf). If it's _not_ marked as _5 Volt Tolerant_ (`FT` in the _I/O Level_ column), then place a suitable [voltage divider](https://electronics.stackexchange.com/questions/28897/how-to-choose-value-of-resistor-in-voltage-divider) between the signal source and the input pin. Discussion on this answer: Comment: _berendi_ , I reviewed the article you submitted but I couldn't create enough time to work. Can you share with me if you have code about this situation? Comment: There are step-by-step instructions in the Reference Manual I've linked. I can't do it any better than that. ================================================================================
Discussion Chain ID: 404883 ================================================================================ User asked: LED strip power requirement I have an approximately 1 meter LED strip in "warm white" running from a 2 amp power supply for some time now with no problems. I want to add another strip, of about 2 meters, to this same power supply. This second strip will have a switch on it, so sometimes the power supply will power 3 m of LEDs, sometimes just 1 m. Should I up the amperage? Is it better for the amperage to on the high side or on the low side? Discussion: Comment: Possible duplicate of [Choosing power supply, how to get the voltage and current ratings?](https://electronics.stackexchange.com/questions/34745/choosing-power-supply-how-to-get-the-voltage-and-current-ratings) Comment: Your power supply's current capacity should exceed your current draw. Often by 10 to 20 percent more. So if you need 4 amps a 5 amp supply us better. For your specific need , you need to know how much current each meter takes. Comment: what do you mean by `high side` and `low side` ? Comment: Sorry #jsotola I meant is it better to have more amps than needed or less? Since posting from other comments and links provided I understand it's more. Answer 1 (1 votes): You need to know how much current a 1m LED strip uses. It can work fine with a power supply with a rating of 1000A but yours is 2A and it might be able to power many meters of LED strip. When you find out the current for 1m then you can calculate how much current 3m uses. Get a power supply that has a maximum output of a little more extra current or a lot more. Discussion on this answer: Comment: Note that LED strip current consumption depends on how the supply wiring is routed to the strip. After a meter or two, the resistance of the strip itself becomes significant and reduces the current draw. So a single 5m length with one supply connection will draw less current than five individual 1m lengths. This is more of an issue with lower voltage strips, but still noticeable at 12V. Comment: @ajb that's true for 5m, but 3m won't be too noticeable. The typical recommendation is to power both sides or in the middle of a 5m strip for best uniformity, 3m isn't too far from 2.5m ================================================================================
Discussion Chain ID: 404882 ================================================================================ User asked: DIODE: why is it that as current --> infinity ( gets really large) the following happen: In a forward bias Diode, why is it that when current gets really large : 1) voltage drop across the diode does not increase a lot ( its because of logarithmic nature? and if so why is it logarithmic) 2) The gradient would represent 1/R hence as current goes up and V remains relatively the same (0.7-1v) this would mean the resistance would tend towards 0? why does this happen and how is it that the resistance is able to change like this. I would appreciate your explanations. Many thanks. [](https://i.sstatic.net/8y0MP.png) I would appreciate your explanations. Many thanks. Discussion: Comment: With infinite current through the diode, you do get infinite voltage across it. It's just that the voltage grows a lot slower than the current. Precise details of why would require an understanding of solid-state physics. Comment: you sort of have it backward ... the current is dependent of the voltage because voltage is the parameter that is being controlled...... as forward voltage passes Vf, the current suddenly starts to approach infinity Answer 1 (1 votes): Any Diode has its own **barrier potential** in **forward bias** that when the voltage on the two sides of the diode is less than that potenial, diode doesn't let the current to flow. This potential depends on diode material. For Silicon this potential is about 0.7 volts and for Germanium is about 0.3 volts. After that voltage applied to the sides of diode is greater than barrier potential, Diode acts like a wire and only voltage drop at the diode is just about 0.7 volts(or about 0.3 volts) and approximately doesn't change. As i said above, if Voltage applied to the sides of diode is greater than barrier potential, then diode acts like a wire and then it's Resistance tends to about zero Ohm. You can check the link below for more information about P-N junctions: <https://www.electronicshub.org/characteristics-and-working-of-p-n-junction-diode/> Discussion on this answer: Comment: The potential also depends on doping concentration, just not enough to really matter very much. Answer 2 (1 votes): The junction is only a small region of the PN semiconductor. To reach the junction, current flows thru doped silicon that also has resistance. Think of the diode like this [simulate this circuit](/plugins/schematics?image=https%3a%2f%2fi.sstatic.net%2f7Pgoa.png) - Schematic created using [CircuitLab](https://www.circuitlab.com/) where the two resistors may be 0.1 ohm or even smaller, if the diode is rated to handle 100 amps (I have some of those, with 1cm-diameter multi-stranded wire entering the anode side, in my junk box). ================================================================================
Discussion Chain ID: 404880 ================================================================================ User asked: Fast voltage translation from 3.3v to 5.7v I need to translate a 3.3v signal to 5.7v with transition of around 60ns or less. Voltage translators such as the TXS0101 usually specify the logic high level for the input as VDD x ~0.65 (= 3.7v in my case), and their upper level is usually 5.5v. I have tried with a P and N MOSFET (see diagram below) but the P MOSFET is not saturated because 3.3v - 5.7v = -2.4v which is insufficient. Adding a resistor between 5.7v and the P MOSFET source fixes the saturation but the switching time becomes too long. Is there in fact an IC which can do what I want? I've looked around but can't find one. One other consideration is that a voltage drop at the output (to around 4.7v) is acceptable, but doing that without burning quite a lot of watts seems to be tricky. I tried using a 4.7v zener to drop the P input to 4.7v but it wastes a lot of current. Update with 2nd attempt here. It's not quite as quick as I'd like but think it can work. Thanks for the input, the baker clamp was new to me, works like a charm. 2nd attempt: [](https://i.sstatic.net/ddhsB.png) Fall time: [](https://i.sstatic.net/RW5qM.png) Rise time: [](https://i.sstatic.net/Jy8SJ.png) [simulate this circuit](/plugins/schematics?image=https%3a%2f%2fi.sstatic.net%2fiK4kC.png) - Schematic created using [CircuitLab](https://www.circuitlab.com/) [edit] relaxed timing requirement to 40ns [edit] relaxed timing requirement to 60ns [edit] added 2nd attempt Discussion: Comment: can you use a transformer? Comment: I don't know, footprint needs to be less than a few square mm, can they switch that fast? Comment: How large is the load on the output? There are small MOSFETs with lower thresholds. Answer 1 (1 votes): If your capacitance loading is light (as in the 15pF load shown below) and your power budget generous, you can just use a single transistor inverter. eg. [simulate this circuit](/plugins/schematics?image=https%3a%2f%2fi.sstatic.net%2fblICX.png) - Schematic created using [CircuitLab](https://www.circuitlab.com/) Rise time should be in the 25ns range typically and fall time better (10%-90%). If you only need 50ns typical you can increase R1. Do not use a larger than necessary MOSFET for M1 or the drain source capacitance and Miller capacitance (assuming some source resistance) will kill your speed. Discussion on this answer: Comment: Wouldn't a BJT be more suitable? Considering they *usually* have lower input & output capacitance compared to MOSFETs for the same price => larger margin => faster slew-rates? - In other words, just replace M1 with a BJT + 1 kΩ base resistor. Comment: @HarrySvensson Maybe with a Baker clamp, otherwise saturation will kill the speed. Comment: My power budget isn't quite that generous, I'll look into the BJT option Comment: A Baker clamp is a small (the smallest you can realistically use) Schottky diode between collector and base so it steals base current when 'on' and prevents the transistor from saturating. Comment: @CharlieSkilbeck You could check out the [2SC3355](http://www.alphacron.de/download/hardware/2SC3355.pdf). I've never used it, but it's [relatively cheap](https://www.aliexpress.com/item/2SC3355-C3355-NPN-Transistor-RF-Transistor-Push-in-TO-92-100pcs-1lot/32807460250.html) and overkill and will most certainly be fast enough. Don't forget to add a [baker clamp](https://en.wikipedia.org/wiki/Baker_clamp) as Spehro said. Answer 2 (0 votes): [This IC](https://www.analog.com/media/en/technical-documentation/data-sheets/ADG3123.pdf) is quite a bit overkill, but it would do the job. I am sure there are single-channel level shifters/translators. The issue is finding them. You could probably also use a TTL LVDS receiver in a pinch, by biasing one of the inputs and attenuating the input signal. Discussion on this answer: Comment: Thanks Edgar, yes, that's a bit much IC for this task Answer 3 (0 votes): There is one way to do this with a single transistor (NMOS), I used the BSS123 (you can get it in small sot-23 packages). You could try something like this: [](https://i.sstatic.net/zeCFr.jpg) This bidirectional—you could send a signal from the high voltage side to the low one, too. But say, you want to push a 0 from the DL (low side) line to the DH (high side) line, the NMOS will turn on bring the 0V level to the drain. If you leave DL floating or apply 3.3V, the NMOS will be off and DH will be high due the 10k pullup \$R_2\$. As far as the speed, well, I did a quick test in LTSpice and found that a 0V signal propagates through (from DL to DH) at a reasonably high speed (~5ns). Of course, in practice this will depend on the input impedance of whatever you attach to the DH side. [](https://i.sstatic.net/1SlYd.jpg) The green plot shows a 0V signal going from the DL to the DH side (blue). You can find readily available versions of this circuit on DigiKey for example [check this out](https://www.digikey.com/product-detail/en/sparkfun-electronics/BOB-12009/1568-1209-ND/5673795?WT.srch=1&gclid=EAIaIQobChMI66n4tpK53gIVjLbACh0r_QqiEAQYASABEgKp7fD_BwE) Hope this helps. Discussion on this answer: Comment: Thanks for this, the fall time is good but the rise time is a few hundred nanoseconds. Lowering the value of the resistors improves it, but to get it fast enough, the current draw is too high ================================================================================
Discussion Chain ID: 404876 ================================================================================ User asked: Relay Voltage Rating Question I'm just confused about relays. For example, say for something like this <https://uk.rs-online.com/web/p/latching-relays/0515571/> It says coil voltage is rated for 12VDC and switching current of 5A. Does that mean that to close the relay (turn power on), I have to apply 12VDC across two of it's terminals and as soon as that 12VDC is gone, it turns off? Or does that mean, I have to apply 12VDC to turn it off? Also, what does the switching current mean? Discussion: Comment: Good, clear question permitting an appropriate answer and one that may help others also understand the topic a little better. +1 Answer 1 (1 votes): That particular relay is a dual coil latching relay. You would apply a short pulse of 12 V to one coil to set the contacts in one position, and a similar pulse to the second coil to set the contacts to the other position. Under "contact rating", the datasheet states that the contacts are rated to carry 2 amps - I don't know where the 5 Amp rating in the feature list comes from... For normal (non-latching) relays, you apply power to move the contacts to the "normally open" position, and remove power to allow the contacts to return to the "normally closed" position. Discussion on this answer: Comment: It's DPDT, so putting both contacts in parallel would get you to 4A, but that's not a recommended way of using it and besides, _still_ doesn't get to 5A. ================================================================================
Discussion Chain ID: 404875 ================================================================================ User asked: I'm trying to identify this WiFi / Microcontroller without any luck I purchased these [TanTan Smart electrical outlets](https://rads.stackoverflow.com/amzn/click/B071VYFJRL) with the hopes of finding an esp8285 or esp8266 within them. When I opened one up I was greeted by something different, and am trying to determine what it is before exploring further. The model numbers and QR code on the chip have turned up no results: [](https://i.sstatic.net/34idJ.png) [](https://i.sstatic.net/R4Ri5.png) Exploring the rest of the smart socket I'm presuming the chip is a combined Wifi + Microcontroller + ROM, as the rest of the product appears to be simple components--a relay to switch the power, a switch and LED for user input/output, and a handful of capacitors, resistors, a thermistor, etc--no other ICs or chips. The keywords I've tried are things like: T201-V1.0 109-002-0029 Model: WP3-B ZG PCB ZG PCB Logo 2.4ghz WiFi WP3-B T201-V1.0 None have provided any relevant results. So, I'm hoping to get an identification, or at least a strong lead. What chip is this? PS: [Here's a peek at the rest of the product](https://i.sstatic.net/9U5Ky.png) Discussion: Comment: Really ugly thing. You should post these pictrures on Amazon, at least no other people would get stealed. Comment: It's probable that the module is not listed in the internet (not so rare with large manufacturers). That said: can you decode the QR Code? And also can you remove the sticker and make a photo of what's under it? Comment: Also can you trace the other end of those RX/TX wires? It should have another IC, possibly an MCU. Comment: what is the MAC address? Comment: @JanDorniak I tried scanning the QR code with no results (seemed odd to not at least get a text-result). I peeled off the sticker and found no text under--just a blank shield. I'm still working on removing the rest of the packaging/mains pins but I'm 99% sure there isn't a seperate IC/MCU. Comment: @STW where would the RX/TX lines lead to then? Maybe the QR code is binary? Yes, they can be. Comment: @JanDorniak they aren't connected. They were soldered to pads, but under closer inspection the pads go nowhere Comment: The QR code is the serial number Comment: you could try https://github.com/arendst/Sonoff-Tasmota. could to be the same as an gosund sp111 / BlitzWolf SHP2 (german link: https://www.bastelbunker.de/gosund-sp1-mit-tasmota/) Comment: i just opened an gosund sp1-C-v2.3 and there is the same chip inside -- and it works with tasmota. i am just trying to get the configuration right Answer 1 (6 votes): Trick question... it turns out it is indeed an esp8285. I carefully removed the heatshield and found the MCU clearly labeled: [](https://i.sstatic.net/foShD.png) Discussion on this answer: Comment: I was right now looking into Espressif modules, because of io pin numbers from 0 to 5 and from 12 to 14. and A0 Comment: it is an ESP-01M ================================================================================
Discussion Chain ID: 404873 ================================================================================ User asked: Dot convention inductors in series: equation confusion So I'm really confused with mutual inductors and dot convention. If your answer is going to be a link to any website I can assure you I read them all and that only left me more confused. So here are my questions: -> Should we write the absolute values of the mutual inductance? If so, why? Here is the example provided by my book: [](https://i.sstatic.net/dZsUJ.png) They say that for the left side we have concordant coupling (mutual inductance positive) and therefore the series inductance is going to be: $$L = L_{11} + L_{22} + 2 |L_M|$$ Why the use of the absolute value though? Isn't the coupling concordant and mutual inductance positive? What if it was negative, do you still have concordant coupling? I can see that if we apply the right-hand screw rule the fluxes have the same direction. And for the right side discordant coupling (mutual inductance negative) and therefore the series inductance is going to be: $$L = L_{11} + L_{22} - 2 |L_M|$$ Again: Why using the absolute value though? Isn't the coupling discordant (mutual inductance negative)? What if it was positive, do you still have discordant coupling? I can see that if we apply the right-hand screw rule the fluxes have opposite directions. Next example my book provides is this one: [](https://i.sstatic.net/5CjI2.png) By applying the same thinking pattern of the previous one we have discordant coupling (mutual inductance negative) and therefore the series inductance is going to be: $$L = L_{11} + L_{22} - 2 |L_M|$$ HOWEVER, my book now provides this: $$L = L_{11} + L_{22} + 2 L_M$$ I know that because \$L_M\$ is indeed negative this will lead us to the same result, however, why remove the absolute value now? Or are they assuming concordant coupling even though the mutual inductance is negative? Or is there a step I'm missing? This one didn't bother me so much because I ended up with the same answer. However, the final case is where I drop the ball: [](https://i.sstatic.net/ixICR.png) So here I had previously calculated the mutual inductance and found out it was indeed negative. The series connection also suggests to me that we have discordant coupling (by dot convention) and therefore the series inductance is going to be: $$L = L_{11} + L_{22} - 2 |L_M|$$ But now my book gives the answer: $$L = L_{11} + L_{22} - 2 L_M$$ And since \$L_M\$ is negative this will originate different values. I feel so confused right now, I have no idea how am I supposed to solve problems right this because I keep getting different answers. Can someone help me organize my line of thought. I think I understand concept of mutual inductance. What I don't understand is this thing with absolute values and series connection and I don't really know what to do. Discussion: Comment: It's probably just to emphasize the negative sign, I think. Otherwise you'd have the same equation twice which doesn't do too much to demonstrate that you have a reduced inductance. Comment: "Next example my book provides is this one:" That *is* discordant coupling; the book must have been written by humans because they made an error (!). Comment: that last one has a tangle of lines , but the coils look concordant to me, I flows into the page though the center hole for both windings. Comment: That tangle of lines is confusing, I can see it both ways. But if you just look at the direction of the magnetic flux those coils are concordant. ================================================================================
Discussion Chain ID: 404871 ================================================================================ User asked: 30N06L N-channel mosfet switching heavy load interfering with micro-controller circuit I have a microcontroller that I want to use to switch on/off a heavy load (a car horn) with a [30N06L N-channel mosfet](https://cdn.sparkfun.com/datasheets/Components/General/FQP30N06L.pdf). Everything works when running a load of 4Kohms (with the car battery at 12v), but when I move to the heavy load of the horn, then things go awry. I can hear an initial honk, but then the horn stops. I am guessing that the high current powering the horn is causing interference with the rest of the circuit somehow. Does anyone have experience with this? Also, the reason I am going with this particular mosfet is because it is what I had laying around. If it makes more sense to go to a similar P-Channel mosfet, I can order a few. [simulate this circuit](/plugins/schematics?image=https%3a%2f%2fi.sstatic.net%2f14p5C.png) - Schematic created using [CircuitLab](https://www.circuitlab.com/) Discussion: Comment: There's a button in the editor that looks like a circuit diagram with a pencil on it. Try clicking that to draw a better circuit diagram. The one you have might be good enough, though, I'm not sure. Answer 1 (2 votes): Your testing suggests that the larger current of the horn is causing problems - perhaps involving the microcontroller. The circuit might benefit by adding a flyback diode across the horn (cathode to +12V). Since MOSfet source pin is common with microcontroller ground pin, some grounding problems can occur here:[](https://i.sstatic.net/PK8cV.png) Discussion on this answer: Comment: +1 - all the main issues nailed down. Comment: So how do I isolate the source pin from the rest of the ground? Comment: that blue wire, Comment: Adding the diode doesn't seem to change anything. Also, all the grounds are already connected. Comment: @ChaseRoberts Green wire carries relatively small currents, and is involved with turning the MOSfet's gate ON/OFF. It is probably best that its route to battery "-" be *only* via the MOSfet source. Green should carry no horn current. Blue carries large horn current plus the smaller green current. Connecting the voltage regulator end of green directly to battery "-" can cause problems. I would try to keep the length of green short and direct. ================================================================================
Discussion Chain ID: 404868 ================================================================================ User asked: Is there any criteria to call a load inductive for switching applications? I was hesitating to ask this but in many applications such as the ones with electrical machines or relays we always read such precautions or considerations: “If the load is inductive do that don’t do this ect.” I know that some loads are very inductive such as electric motors, transformers, relays, any sort of coil operated stuff. I also know what power factor is and the phasor represation of AC currents and voltages. But in reality is there a way to categorize devices as inductive or not. Because no device is pure resistive or inductive or capacitive. For example, a triac based SSR is not recommended to use with zero crossing with inductive loads. Alright so if I use a transformer as a load I can understand that zero crossing is no good for that. I mean there are some loads such as power supplies where I dont know whether they are inductive enough. As a load take an SMPS and a linear power supply for instance. Imagine you have a zero crossing type SSR. And your load could be one of those power supplies. Would you consider the linear power supply an inductive load? How about if the load were an SMPS? Discussion: Comment: For switching applications, I'm pretty sure the criterion is that a load is inductive if it produces inductive kickback. Comment: SMPSU is a caopacitative load, also typically negative resistance. - current draw draw drops as RMS supply voltage increases. ================================================================================